54AC373 54ACT373
Octal Transparent Latch with TRI-STATE®Outputs
General Description
The ’AC/’ACT373 consists of eight latches with TRI-STATE
outputs for bus organized system applications. The flip-flops
appear transparent to the data when Latch Enable (LE) is
HIGH. When LE is LOW, the data that meets the setup time
is latched. Data appears on the bus when the Output Enable
(OE) is LOW. When OE is HIGH, the bus output is in the high
impedance state.
Features
nI
CC
and I
OZ
reduced by 50%
nEight latches in a single package
nTRI-STATE outputs for bus interfacing
nOutputs source/sink 24 mA
n’ACT373 has TTL-compatible inputs
nStandard Microcircuit Drawing (SMD)
’AC373: 5962-87555
’ACT373: 5962-87556
Logic Symbols
Pin Names Description
D
0
–D
7
Data Inputs
LE Latch Enable Input
OE Output Enable Input
O
0
–O
7
TRI-STATE Latch Outputs
TRI-STATE®is a registered trademark of National Semiconductor Corporation.
FACT®is a registered trademark of Fairchild Semiconductor Corporation.
DS100329-1
IEEE/IEC
DS100329-2
August 1998
54AC373
54ACT373 Octal Transparent Latch with TRI-STATE Outputs
© 1998 National Semiconductor Corporation DS100329 www.national.com
Connection Diagrams
Functional Description
The ’AC/’ACT373 contains eight D-type latches with
TRI-STATE standard outputs. When the Latch Enable (LE)
input is HIGH, data on the D
n
inputs enters the latches. In
this condition the latches are transparent, i.e., a latch output
will change state each time its D input changes. When LE is
LOW, the latches store the information that was present on
the D inputs a setup time preceding the HIGH-to-LOW tran-
sition of LE. The TRI-STATE standard outputs are controlled
by the Output Enable (OE) input. When OE is LOW, the stan-
dard outputs are in the 2-state mode. When OE is HIGH, the
standard outputs are in the high impedance mode but this
does not interfere with entering new data into the latches.
Truth Table
Inputs Outputs
LE OE D
n
O
n
XHX Z
HLL L
HLH H
LLX O
0
H
=
HIGH Voltage Level
L=LOW Voltage Level
Z=High Impedance
X=Immaterial
O0=Previous O0before HIGH to Low transition of Latch Enable
Pin Assignment for DIP
and Flatpak
DS100329-3
Pin Assignment for LCC
DS100329-4
www.national.com 2
Logic Diagram
DS100329-5
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
3 www.national.com
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Supply Voltage (V
CC
) −0.5V to +7.0V
DC Input Diode Current (I
IK
)
V
I
=−0.5V −20 mA
V
I
=V
CC
+ 0.5V +20 mA
DC Input Voltage (V
I
) −0.5V to V
CC
+ 0.5V
DC Output Diode Current (I
OK
)
V
O
=−0.5V −20 mA
V
O
=V
CC
+ 0.5V +20 mA
DC Output Voltage (V
O
) −0.5V to V
CC
+ 0.5V
DC Output Source
or Sink Current (I
O
)±50 mA
DC V
CC
or Ground Current
per Output Pin (I
CC
or I
GND
)±50 mA
Storage Temperature (T
STG
) −65˚C to +150˚C
Junction Temperature (T
J
)
CDIP 175˚C
Recommended Operating
Conditions
Supply Voltage (V
CC
)
’AC 2.0V to 6.0V
’ACT 4.5V to 5.5V
Input Voltage (V
I
) 0VtoV
CC
Output Voltage (V
O
) 0VtoV
CC
Operating Temperature (T
A
)
54AC/ACT −55˚C to +125˚C
Minimum Input Edge Rate (V/t)
’AC Devices
V
IN
from 30%to 70%of V
CC
V
CC
@3.3V, 4.5V, 5.5V 125 mV/ns
Minimum Input Edge Rate (V/t)
’ACT Devices
V
IN
from 0.8V to 2.0V
V
CC
@4.5V, 5.5V 125 mV/ns
Note 1: Absolute maximum ratings are those values beyond which damage
to the device may occur. The databook specifications should be met, without
exception, to ensure that the system design is reliable over its power supply,
temperature, and output/input loading variables. National does not recom-
mend operation of FACT®circuits outside databook specifications.
DC Characteristics for ’AC Family Devices
54AC
Symbol Parameter V
CC
T
A
=Units Conditions
(V) −55˚C to +125˚C
Guaranteed Limits
V
IH
Minimum High 3.0 2.1 V
OUT
=0.1V
Level Input 4.5 3.15 V or V
CC
0.1V
Voltage 5.5 3.85
V
IL
Maximum Low 3.0 0.9 V
OUT
=0.1V
Level Input 4.5 1.35 V or V
CC
0.1V
Voltage 5.5 1.65
V
OH
Minimum High 3.0 2.9 I
OUT
=−50 µA
Level Output 4.5 4.4 V
Voltage 5.5 5.4 (Note 2)
V
IN
=V
IL
or V
IH
3.0 2.4 −12 mA
4.5 3.7 V I
OH
−24 mA
5.5 4.7 −24 mA
V
OL
Maximum Low 3.0 0.1 I
OUT
=50 µA
Level Output 4.5 0.1 V
Voltage 5.5 0.1 (Note 2)
V
IN
=V
IL
or V
IH
3.0 0.50 12 mA
4.5 0.50 V I
OL
24 mA
5.5 0.50 24 mA
I
IN
Maximum Input 5.5 ±1.0 µA V
I
=V
CC
, GND
Leakage Current
www.national.com 4
DC Characteristics for ’AC Family Devices (Continued)
54AC
Symbol Parameter V
CC
T
A
=Units Conditions
(V) −55˚C to +125˚C
Guaranteed Limits
I
OZ
Maximum V
I
(OE) =V
IL
,V
IH
TRI-STATE 5.5 ±5.0 µA V
I
=V
CC
, GND
Current V
O
=V
CC
, GND
I
OLD
(Note 3) Minimum
Dynamic Output
Current
5.5 50 mA V
OLD
=1.65V Max
I
OHD
5.5 −50 mA V
OHD
=3.85V Min
I
CC
Maximum Quiescent 5.5 80.0 µA V
IN
=V
CC
Supply Current or GND
Note 2: All outputs loaded, thresholds on input associated with output under test.
Note 3: Maximum test duration 2.0 ms, one output loaded at a time.
Note 4: IIN and ICC @3.0V are guaranteed to be less than or equal to the respective limit @5.5V VCC.
ICC for 54AC @25˚C is identical to 74AC @25˚C.
DC Characteristics for ’ACT Family Devices
54ACT
Symbol Parameter V
CC
T
A
=Units Conditions
(V) −55˚C to +125˚C
Guaranteed Limits
V
IH
Minimum High Level 4.5 2.0 V V
OUT
=0.1V
Input Voltage 5.5 2.0 or V
CC
0.1V
V
IL
Maximum Low Level 4.5 0.8 V V
OUT
=0.1V
Input Voltage 5.5 0.8 or V
CC
0.1V
V
OH
Minimum High Level 4.5 4.4 V I
OUT
=−50 µA
Output Voltage 5.5 5.4 (Note 5)
V
IN
=V
IL
or V
IH
4.5 3.70 V I
OH
−24 mA
5.5 4.70 −24 mA
V
OL
Maximum Low Level 4.5 0.1 V I
OUT
=50 µA
Output Voltage 5.5 0.1 (Note 5)
V
IN
=V
IL
or V
IH
4.5 0.50 V I
OL
24 mA
5.5 0.50 24 mA
I
IN
Maximum Input Leakage
Current 5.5 ±1.0 µA V
I
=V
CC
, GND
I
OZ
Maximum TRI-STATE 5.5 ±5.0 µA V
I
=V
IL
,V
IH
Current V
O
=V
CC
, GND
I
CCT
Maximum I
CC
/Input 5.5 1.6 mA V
I
=V
CC
2.1V
I
OLD
(Note 6) Minimum Dynamic 5.5 50 mA V
OLD
=1.65V Max
I
OHD
Output Current 5.5 −50 mA V
OHD
=3.85V Min
I
CC
Maximum Quiescent 5.5 80.0 µA V
IN
=V
CC
Supply Current or GND
Note 5: All outputs loaded; thresholds on input associated with output under test.
Note 6: Maximum test duration 2.0 ms, one output loaded at a time.
Note 7: ICC for 54ACT @25˚C is identical to 74ACT @25˚C.
5 www.national.com
AC Electrical Characteristics
54AC
V
CC
T
A
=−55˚C
Symbol Parameter (V) to +125˚C Units
(Note 8) C
L
=50 pF
Min Max
t
PLH
Propagation Delay 3.3 1.0 16.5 ns
D
n
to O
n
5.0 1.5 11.5
t
PHL
Propagation Delay 3.3 1.0 16.0 ns
D
n
to O
n
5.0 1.5 11.5
t
PLH
Propagation Delay 3.3 1.0 16.5 ns
LE to O
n
5.0 1.5 12.0
t
PHL
Propagation Delay 3.3 1.0 15.0 ns
LE to O
n
5.0 1.5 11.0
t
PZH
Output Enable Time 3.3 1.0 14.0 ns
5.0 1.5 10.5
t
PZL
Output Enable Time 3.3 1.0 13.5 ns
5.0 1.5 10.0
t
PHZ
Output Disable Time 3.3 1.0 16.0 ns
5.0 1.5 13.5
t
PLZ
Output Disable Time 3.3 1.0 13.0 ns
5.0 1.5 10.5
Note 8: Voltage Range 3.3 is 3.3V ±0.3V
Voltage Range 5.0 is 5.0V ±0.5V
AC Operating Requirements
54AC
V
CC
T
A
=−55˚C Fig.
Symbol Parameter (V) to +125˚C Units No.
(Note 9) C
L
=50 pF
Guaranteed Minimum
t
s
Setup Time, HIGH or LOW 3.3 6.5 ns
D
n
to LE 5.0 5.0
t
h
Hold Time, HIGH or LOW 3.3 1.0 ns
D
n
to LE 5.0 1.0
t
w
LE Pulse Width, 3.3 6.5 ns
HIGH 5.0 5.0
Note 9: Voltage Range 3.3 is 3.3V ±0.3V
Voltage Range 5.0 is 5.0V ±0.5V
www.national.com 6
AC Electrical Characteristics
54ACT
V
CC
T
A
=−55˚C
Symbol Parameter (V) to +125˚C Units
(Note 10) C
L
=50 pF
Min Max
t
PLH
Propagation Delay 5.0 1.5 12.5 ns
D
n
to O
n
t
PHL
Propagation Delay 5.0 1.5 12.5 ns
D
n
to O
n
t
PLH
Propagation Delay 5.0 1.5 12.5 ns
LE to O
n
t
PHL
Propagation Delay 5.0 1.5 11.5 ns
LE to O
n
t
PZH
Output Enable Time 5.0 1.5 11.5 ns
t
PZL
Output Enable Time 5.0 1.5 11.0 ns
t
PHZ
Output Disable Time 5.0 1.5 14.0 ns
t
PLZ
Output Disable Time 5.0 1.5 11.0 ns
Note 10: Voltage Range 5.0 is 5.0V ±0.5V
AC Operating Requirements
54ACT
V
CC
T
A
=−55˚C
Symbol Parameter (V) to +125˚C Units
(Note 11) C
L
=50 pF
Guaranteed
Minimum
t
s
Setup Time, HIGH or LOW 5.0 8.5 ns
D
n
to LE
t
h
Hold Time, HIGH or LOW 5.0 1.0 ns
D
n
to LE
t
w
LE Pulse Width, HIGH 5.0 8.5 ns
Note 11: Voltage Range 5.0 is 5.0V ±0.5V
Capacitance
Symbol Parameter Typ Units Conditions
C
IN
Input Capacitance 4.5 pF V
CC
=OPEN
C
PD
Power Dissipation Capacitance 40.0 pF V
CC
=5.0V
7 www.national.com
8
Physical Dimensions inches (millimeters) unless otherwise noted
20 Terminal Ceramic Leadless Chip Carrier (L)
NS Package Number E20A
20 Lead Ceramic Dual-In-Line Package (D)
NS Package Number J20A
9 www.national.com
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-
VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-
CONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or sys-
tems which, (a) are intended for surgical implant into
the body, or (b) support or sustain life, and whose fail-
ure to perform when properly used in accordance
with instructions for use provided in the labeling, can
be reasonably expected to result in a significant injury
to the user.
2. A critical component in any component of a life support
device or system whose failure to perform can be rea-
sonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
National Semiconductor
Corporation
Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com
www.national.com
National Semiconductor
Europe Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80
National Semiconductor
Asia Pacific Customer
Response Group
Tel: 65-2544466
Fax: 65-2504466
Email: sea.support@nsc.com
National Semiconductor
Japan Ltd.
Tel: 81-3-5620-6175
Fax: 81-3-5620-6179
20-Lead Ceramic Flatpak (F)
NS Package Number W20A
54AC373
54ACT373 Octal Transparent Latch with TRI-STATE Outputs
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.