w WM8761
24-bit 192kHz Stereo DAC
WOLFSON MICROELECTRONICS plc
To receive regular email updates, sign up at http://www.wolfsonmicro.com/enews
Production Data, October 2011, Rev 4.6
Copyright 2011 Wolf son Microelectronic s plc.
DESCRIPTION
The WM8761 is a high performance stereo DAC designed
for audio applications such as DVD, home theatre systems,
and digital TV. The WM8761 supports data input word
lengths from 16 to 24-bits and sampling rates up to 192kHz.
The WM8761 consists of a serial interface port, digital
interpolation filters, multi-bit sigma delta modulators and
stereo DAC in a 14-pin SOIC package.
The WM8761 has a hardware control interface for sel ection
of audio data interface format, mute and de-emphasis. The
WM8761 supports I2S, right justified or DSP interfaces.
The WM8761 is an ideal device to interface to AC-3,
DTS, and MPEG audio decoders for surround sound
applications, or for use in DVD players, including supporting
the implementation of 2 channels at 192kHz for high-end
DVD-Audio applications.
FEATURES
Stereo DAC
Audio Performance
- 100dB SNR (‘A’ weighted @ 48kHz)
- -90dB THD
DAC Sampling Frequency: 8kHz – 192kHz
Pin Selectable Audio Data Interface Format
- 16 to 24-bit I2S, 24-bit Right Justified or DSP
2.7V - 5.5V Supply Operation
14-pin SOIC Package
Pin Compatible with WM8725 & WM8726
APPLICATIONS
DVD Players
Home Theatre Systems
Digital TV
Digital Set Top Boxes
BLOCK DIAGRAM
WM8761 Production Data
w PD, Rev 4.6, October 2011
2
TABLE OF CONTENTS
DESCRIPTION ............................................................................................................ 1
FEATURES ................................................................................................................. 1
APPLICATIONS .......................................................................................................... 1
BLOCK DIAGRAM ..................................................................................................... 1
TABLE OF CONTENTS .............................................................................................. 2
PIN CONFIGURATION ............................................................................................... 3
ORDERING INFORMATION ........... .. ........... .. .. .. ........... .. .. ... .......... ... .. .. ........... .. .. .. ..... 3
PIN DESCRIPTION ..................................................................................................... 4
ABSOLUTE MAXIMUM RATINGS ............................................................................. 5
DC ELECTRICAL CHARACTERISTICS ..... .. .. .. .. ... .. ........ ... .. .. .. .. .. .................. .. .. .. ... .. 6
ELECTRICAL CHARACTERISTICS ........... .. .. .. .................. .. .. .. .. .. ... ........ ... .. .. .. .. .. ..... 6
TERMINOLOGY .................................................................................................................... 7
MASTER CLOCK TIMING ...................... ......................... ............. ............ ......................... .... 8
DIGITAL AUDIO INTERFACE ..................... ............. ......................... ............ ............ ............ 8
POWER ON RESET (POR) ................................................................................................... 9
DEVICE DESCRIPTION ........................................................................................... 11
GENERAL INTRODUCTION ............................................................................................... 11
DAC CIRCUI T DESCRIPTIO N .............................. ............. ........................ ............. ............ 11
CLOCKING SCHEMES ....................................................................................................... 12
DIGITAL AUDIO INTERFACE ..................... ............. ......................... ............ ............ .......... 12
AUDIO DATA SAMPLING RATES ................... ............. ............ ......................... ............ ..... 14
HARDWARE CONTROL MODES ....................................................................................... 15
DIGITAL FILTER CHARACTERISTICS ......... ............ ............. ........................ .................... 17
DAC FILTER RESPONSES ......... ............. ............ ............. ............ ......................... ............ 17
DIGITAL DE-EMPHASIS CHARACTERISTICS ....................................................... 18
APPLICATIONS INFORMATION .................. .. .. .. ... .......... .. ........... ... .......... ... ........... 19
RECOMMENDED EXTERNAL COMPONENTS ................................................................. 19
RECOMMENDED EXTERNAL COMPONENTS VALUES .................................................. 19
RECOMMEND ED ANALOGUE LOW PASS FILTER ........................................... ............... 20
PCB LAYOUT RECOMMENDATIONS ................................................................................ 20
PACKAGE DRAWING .............................................................................................. 21
IMPORTANT NOTICE ........... .. .. .. ... .. ........... .. ........... .. ........... .. ........... .. ........... .. ....... 22
ADDRESS: . ................. ................. ............... .................. ............... ................. ............... ....... 22
REVISION HISTORY ................................................................................................ 23
WM8761 Production Data
w PD, Rev 4.6, October 2011
3
PIN CONFIGURATION
GND
VOUTR
CAP
NC
BCKIN
LRCIN
DIN
10
9
8
14
13
12
11
WM8761
5
6
7
1
2
3
4
VDD
VOUTL
MUTE
NC
DEEMPH
MCLK
FORMAT
ORDERING INFORMATIO N
DEVICE TEMPERATURE
RANGE PACKAGE MOISTURE SENSITIVITY
LEVEL PEAK SOLDERING
TEMPERATURE
WM8761CGED -40 to +85oC 14-lead SOIC
(Pb-free) MSL1 260oC
WM8761CGED/R -40 to +85oC 14-lead SOIC
(Pb-free, tape and reel) MSL1 260oC
Note:
Reel quantity = 3,000
WM8761 Production Data
w PD, Rev 4.6, October 2011
4
PIN DESCRIPTION
PIN NAME TYPE DESCRIPTION
1 LRCIN Digital input Sample rate clock input
2 DIN Digital input Serial audio data input
3 BCKIN Digital input Bit clock input
4 NC No connect No internal connection
5 CAP Analogue output Analogue internal reference
6 VOUTR Analogue output Right channel DAC output
7 GND Supply Negative supply
8 VDD Supply Positive supply
9 VOUTL Analogue output Left channel DAC output
10 MUTE Digital input Soft mute control, Internal pull down
High Impedance = Automute
High = Mute ON
Low = Mute OFF
11 NC No connect No internal connection
12 DEEMPH Digital input De-emphasis select, Internal pull up
High = de-emphasis ON
Low = de-emphasis OFF
13 FORMAT Digital input Data input format select, Internal pull up
Low = 24-bit right justified or DSP ‘late’
High = 16-24-bit I2S or DSP ‘early’
14 MCLK Digital input Master clock input
Note:
1. Digital input pins have Schmitt trigger input buffers.
WM8761 Production Data
w PD, Rev 4.6, October 2011
5
ABSOLUTE MAXIMUM RATINGS
Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at
or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical
Characteristics at the test conditions specified.
ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible
to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage
of this device.
Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage
conditions prior to surface mount assembly. These levels are:
MSL1 = unlimited floor life at <30C / 85% Relative Humidity. Not normally stored in moisture barrier bag.
MSL2 = out of bag storage for 1 year at <30C / 60% Relative Humidity. Supplied in moisture barrier bag.
MSL3 = out of bag storage for 168 hours at <30C / 60% Relative Humidity. Supplied in moisture barrier bag.
The Moisture Sensitivity Level for each package type is specified in Ordering Information.
CONDITION MIN MAX
Supply voltage -0.3V +7V
Voltage range digital inputs GND -0.3V VDD +0.3V
Master Clock Frequency 50MHz
Operating temperature range, TA -40C +85C
Storage temperature after soldering -65C +150C
WM8761 Production Data
w PD, Rev 4.6, October 2011
6
DC ELECTRICAL CHARACTERISTICS
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
Supply range VDD 2.7 5.5 V
Ground GND 0 V
Supply current VDD = 5V 27 mA
Supply current VDD = 3.3V 23 mA
Power down current (note 4) VDD=3.3V 0.5 mA
ELECTRICAL CHARACTERISTICS
Test Conditions
VDD = 5V, GND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
Digital Logic Levels (TTL Levels)
Input LOW level VIL 0.8 V
Input HIGH level VIH 2.0 V
Output LOW VOL IOL = 2mA GND + 0.3V V
Output HIGH VOH IOH = 2mA VDD - 0.3V V
Analogue Reference Levels
Reference voltage (CAP) VDD/2 V
Potential divider resistance RCAP VDD to CAP and CAP
to GND 50k
DAC Output (Load = 10k 50pF)
0dBFs Full scale output voltage At DAC outputs 1.0 x
VDD/5 V
rms
SNR (Note 1,2,3) A-weighted,
@ fs = 48kHz 94 100 dB
SNR (Note 1,2,3) A-weighted
@ fs = 96kHz 97 dB
SNR (Note 1,2,3) A-weighted
@ fs = 192kHz 97 dB
SNR (Note 1,2,3) A-weighted,
@ fs = 48kHz
VDD = 3.3V
95 dB
SNR (Note 1,2,3) A-weighted
@ fs = 96kHz
VDD = 3.3V
95 dB
SNR (Note 1,2,3)
N
on ‘A’ weighted @ fs =
48kHz 98 dB
THD (Note 3) 1kHz, 0dBFs -90 -85 dB
Dynamic Range (Note 2) 1kHz, THD+N @
-60dBFs 90 100 dB
DAC channel separation 93 dB
WM8761 Production Data
w PD, Rev 4.6, October 2011
7
Test Conditions
VDD = 5V, GND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
Analogue Output Levels
Output level Load = 10k, 0dBFS 1.1 VRMS
Load = 10k, 0dBFS,
(VDD = 3.3V) 0.72 VRMS
Gain mismatch
channel-to-channel ±1 %FSR
Minimum resistance load To midrail or a.c.
coupled 1 k
To midrail or a.c.
coupled
(VDD = 3.3V)
1 k
Maximum capacitance load 5V or 3.3V 100 pF
Output d.c. level VDD/2 V
Power On Reset (POR)
POR threshold 2.4 V
Notes:
1. Ratio of output level with 1kHz full scale input, to the output level with all zeros into the digital input, measured ‘A’ weighted
over a 20Hz to 20kHz bandwidth.
2. All performance measurements done with 20kHz low pass filter, and where noted an A-weight filter. Failure to use such a
filter will result in higher THD+N and lower SNR and Dynamic Range readings than are found in the Electrical
Characteristics. The low pass filter removes out of band noise; although it is not audible it may affect dynamic specification
values.
3. CAP pin decoupled with 10uF and 0.1uF capacitors (smaller values may result in reduced performance).
4. Power down occurs 1.5s after MCLK is stopped.
TERMINOLOGY
1. Signal-to-noise ratio (dB) - SNR is a measure of the difference in level between the full scale output and the output with no
signal applied. (No Auto-zero or Automute function is employed in achieving these results).
2. Dynamic range (dB) - DNR is a measure of the difference between the highest and lowest portions of a signal. Normally a
THD+N measurement at 60dB below full scale. The measured signal is then corrected by adding the 60dB to it. (e.g.
THD+N @ -60dB= -32dB, DR= 92dB).
3. THD+N (dB) - THD+N is a ratio, of the rms values, of (Noise + Distortion)/Signal.
4. Stop band attenuation (dB) - Is the degree to which the frequency spectrum is attenuated (outside audio band).
5. Channel Separation (dB) - Also known as Cross-Talk. This is a measure of the amount one channel is isolated from the
other. Normally measured by sending a full scale signal down one channel and measuring the other.
WM8761 Production Data
w PD, Rev 4.6, October 2011
8
MASTER CLOCK TIM IN G
MCLK
t
MCLKL
t
MCLKH
t
MCLKY
Figure 1 Master Clock Timing Requirements
Test Conditions
VDD = 5V, GND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
System Clock Timing Information
MCLK Master cloc k pulse width high tMCLKH 8 ns
MCLK Master cloc k pulse width low tMCLKL 8 ns
MCLK Master clock cycle time tMCLKY 20 ns
MCLK Duty cycle 40:60 60:40
Time from MCLK stopping to power
down. 1.5 12 s
DIGITAL AUDIO INTERFACE
BCKIN
LRCIN
t
BCH
t
BCL
t
BCY
DIN
t
LRSU
t
DS
t
LRH
t
DH
Figure 2 Digital Audio Data Timing
Test Conditions
VDD = 5V, GND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
Audio Data Input Timing Information
BCKIN cycle time tBCY 40 ns
BCKIN pulse width high tBCH 16 ns
BCKIN pulse width low tBCL 16 ns
LRCIN set-up time to BCKIN
rising edge tLRSU 8 ns
LRCIN hold time from
BCKIN rising edge tLRH 8 ns
DIN set-up time to BCKIN
rising edge tDS 8 ns
DIN hold time from BCKIN
rising edge tDH 8 ns
WM8761 Production Data
w PD, Rev 4.6, October 2011
9
POWER ON RESET (POR)
The WM8761 has an internal power-on-reset (POR) circuit which is used to reset the digital logic
into a default state after power up. A block diagram of the reset circuit is shown in Figure 3
Figure 3 Block Diagram of Power-On-Reset
The active low reset signal NPOR will be asserted low until VDD=2.4V, which means VMID rises
to 1.2V. When this threshold has been reached, then the NPOR is released and the digital
interface has been reset. This is illustrated in the diagram shown in Figure 4.
Figure 4 Generation of Internal NPOR at Power-On-Reset
Figure 5 illustrates the NPOR generation when the power is removed.
WM8761 Production Data
w PD, Rev 4.6, October 2011
10
Figure 5 Generation of NPOR at Power-Off-Reset
WM8761 Production Data
w PD, Rev 4.6, October 2011
11
DEVICE DESCRIPTION
GENERAL INTRODUCTI ON
The WM8761 is a high performance DAC designed for digital consumer audio applications. The
range of features make it ideally suited for use in DVD players, AV receivers and other consumer
audio equipment.
The WM8761 is a complete 2-channel stereo audio digital-to-analogue converter, including digital
interpolation filter, multi-bit sigma delta with dither, and switched capacitor multi-bit stereo DAC
and output smoothing filters. It is fully compatible and an ideal partner for a range of industry
standard microprocessors, controllers and DSPs. A novel multi bit sigma-delta DAC design is
used, utilising a 128x oversampling rate, to optimise signal to noise performance and offer
increased clock jitter tolerance. (In ‘high-rate’ operation, the oversampling ratio is 64x for system
clocks of 128fs).
Control of internal functionality of the device is provided by hardware control (pin programmed).
Operation using master clocks of 256fs, 512fs or 768fs is provided, selection between clock rates
being automatically controlled. Sample rates (fs) from less than 8kHz to 96kHz are allowed,
provided the appropriate system clock is input. Support is also provided for up to 192kHz using a
master clock of 128fs.
The audio data interface supports 24-bit right justified or 16-24-bit I2S (Philips left justified, one bit
delayed) interface formats. A DSP interface is also supported, enhancing the interface options for
the user.
A single 2.7-5.5V supply may be used, the output amplitude scaling with absolute supply level.
Low supply voltage operation and low current consumption combined with the low pin count small
package make the WM8761 attractive for many consumer applications.
The device is packaged in a small 14-pin SOIC.
DAC CIRCUIT DESCRIPTI ON
The WM8761 DAC is designed to allow playback of 24-bit PCM audio or similar data with high
resolution and low noise and distortion. Sample rates up to 192kHz may be used, with much lower
sample rates acceptable provided that the ratio of sample rate (LRCIN) to master clock (MCLK) is
maintained at one of the required rates.
The two DACs on the WM8761 are implemented using sigma-delta oversampled conversion
techniques. These require that the PCM samples are digitally filtered and interpolated to generate
a set of samples at a much higher rate than the up to 192kHz input rate. This sample stream is
then digitally modulated to generate a digital pulse stream that is then converted to analogue
signals in a switched capacitor DAC. The advantage of this technique is that the DAC is linearised
using noise shaping techniques, allowing the 24-bit resolution to be met using non-critical
analogue components. A further advantage is that the high sample rate at the DAC output means
that smoothing filters on the output of the DAC need only have fairly crude characteristics in order
to remove the characteristic steps, or images on the output of the DAC. To ensure that generation
of tones characteristic to sigma-delta convertors is not a problem, dithering is used in the digital
modulator along with a higher order modulator. The multi-bit switched capacitor technique used in
the DAC reduces sensitivity to clock jitter, and dramatically reduces out of band noise compared to
switched current or single bit techniques used in other implementations.
The voltage on the CAP pin is used as the reference for the DACs. Therefore the amplitude of the
signals at the DAC outputs will scale with the amplitude of the voltage at the CAP pin. An external
reference could be used to drive into the CAP pin if desired, with a value typically of about mid-rail
ideal for optimum performance.
The outputs of the 2 DACs are buffered out of the device by buffer amplifiers. These amplifiers will
source load currents of several mA and sink current up to 1.5mA allowing significant loads to be
driven. The output source is active and the sink is Class A, i.e. fixed value, so greater loads might
be driven if an external ‘pull-down’ resistor is connected at the output.
WM8761 Production Data
w PD, Rev 4.6, October 2011
12
Typically an external low pass filter circuit will be used to remove residual out of band noise
characteristic of delta sigma converters. However, the advanced multi-bit DAC used in WM8761
produces far less out of band noise than single bit traditional sigma delta DACs, and so in many
applications this filter may be removed, or replaced with a simple RC pole.
CLOCKING SCHEMES
In a typical digital audio system there is only one central clock source producing a reference clock
to which all audio data processing is synchronised. This clock is often referred to as the audio
system’s Master Clock. The external master clock can be applied directly through the MCLK input
pin with no configuration necessary for sample rate selection.
Note that on the WM8761, MCLK is used to derive clocks for the DAC path. The DAC path
consists of DAC sampling clock, DAC digital filter clock and DAC digital audio interface timing. In a
system where there are a number of possible sources for the reference clock it is recommended
that the clock source with the lowest jitter be used to optimise the performance of the DAC.
The device can be powered down by stopping MCLK. In this state the power consumption is
substantially reduced.
DIGITAL AUDIO INTERFACE
Audio data is applied to the internal DAC filters via the Digital Audio Interface. Three interface
formats are supported:
Right Justified mode
I
2S mode
DSP mode
All formats send the MSB first. The data format is selected with the FORMAT pin. When FORMAT
is LOW, right justified data format is selected and word lengths up to 24-bits may be used. When
the FORMAT pin is HIGH, I2S format is selected and word length of any value up to 24-bits may be
used. (If a word length shorter than 24-bits is used, the unused bits will be padded with zeros). If
LRCIN is 4 BCKINs or less duration, the DSP compatible format is selected. Early and Late clock
formats are supported, selected by the state of the FORMAT pin.
‘Packed’ mode (i.e. only 32 or 48 clocks per LRCIN period) operation is also supported in I2S and
right justified modes. If a ‘packed’ format of 16-bit word length is applied (16 BCKINS per LRCIN
half period), the device auto-detects this mode and switches to 16-bit data length.
I2S MODE
The WM8761 supports word lengths of 16-24 bits in I2S mode.
In I2S mode, the digital audio interface receives data on the DIN input. Audio Data is time
multiplexed with LRCIN indicating whether the left or right channel is present. LRCIN is also used
as a timing reference to indicate the beginning or end of the data words.
In I2S modes, the minimum number of BCKINs per LRCIN period is 2 times the selected word
length. LRCIN must be high for a minimum of word length BCKINs and low for a minimum of word
length BCKINs. Any mark to space ratio on LRCIN is acceptable provided the above requirements
are met. In I2S mode, the MSB is sampled on the second rising edge of BCKIN following a LRCIN
transition. LRCIN is low during the left samples and high during the right samples.
WM8761 Production Data
w PD, Rev 4.6, October 2011
13
LEFT CHANNEL RIGHT CHANNEL
LRCIN
BCKIN
DIN
1/fs
n321 n-2 n-1
LSB
MSB
n321 n-2 n-1
LSB
MSB
1 BCKIN
1 BCKIN
Figure 6 I2S Mode Timing Diagram
RIGHT JUSTIFI ED M ODE
The WM8761 supports word lengths of 24-bits in right justified mode.
In right justified mode, the digital audio interface receives data on the DIN input. Audio Data is time
multiplexed with LRCIN indicating whether the left or right channel is present. LRCIN is also used
as a timing reference to indicate the beginning or end of the data words.
In right justified mode, the minimum number of BCKINs per LRCIN period is 2 times the selected
word length. LRCIN must be high for a minimum of word length BCKINs and low for a minimum of
word length BCKINs. Any mark to space ratio on LRCIN is acceptable provided the above
requirements are met.
In right justified mode, the LSB is sampled on the rising edge of BCKIN preceding a LRCIN
transition. LRCIN is high during the left samples and low during the right samples.
LEFT CHANNEL RIGHT CHANNEL
LRCIN
BCKIN
DIN
1/fs
24
321 22 23
LSBMSB
24
321 22 23
LSBMSB
Figure 7 Right Justified Mode Timing Diagram
DSP MODE
A DSP compatible, time division multiplexed format is also supported by the WM8761. This format
is of the type where a ‘synch’ pulse i s followed by two data words (left and right) of predetermined
word length. (16-bits). The ‘synch’ pulse replaces the normal duration LRCIN, and DSP mode is
auto-detected by the shorter than normal duration of the LRCIN. If LRCIN is of 4 BCKIN or less
duration, the DSP compatible format is selected. Early and Late clock formats are supported,
selected by the state of the FORMAT pin.
WM8761 Production Data
w PD, Rev 4.6, October 2011
14
Figure 8 DSP ‘Late’ Mode Timing
Figure 9 DSP ‘Early’ Mode Timing
AUDIO DATA SAMPLING RATES
The master clock for WM8761 supports audio sampling rates from 128fs to 768fs, where fs is the
audio sampling frequency (LRCIN) typically 32kHz, 44.1kHz, 48kHz, 96kHz or 192kHz. The
master clock is used to operate the digital filters and the noise shaping circuits.
The WM8761 has a master clock detection circuit that automatically determines the relation
between the master clock frequency and the sampling rate (to within +/- 8 master clocks). If there
is a greater than 8 clocks error, the interface shuts down the DAC and mutes the output. The
master clock should be synchronised with LRCIN, although the WM8761 is tolerant of phase
differences or jitter on this clock.
SAMPLING
RATE
(LRCIN)
MASTER CLOCK FREQUENCY (MHz) (MCLK)
128FS 256fs 512fs 768fs
32kHz 4.096 8.192 16.384 24.576
44.1kHz 5.6448 11.2896 22.5792 33.8688
48kHz 6.144 12.288 24.576 36.864
96kHz 12.288 24.576 Unavailable Unavailable
192kHz 24.576 Unavailable Unavailable Unavailable
Table 1 Master Clock Frequencies Versus Sampling Rate
For sample rate support of MCLK at 192fs and 384fs, please refer to the pin-compatible WM8761B
device.
LRCIN
BCKIN
DIN
Input Word Length (16 bits)
1/f
LEFT CHANNEL
1
21 1
LSBMSB
16
21 1
RIGHT CHANNEL NO VALID DAT
A
1
Max 4 BCKIN's
LRCIN
BCKIN
DIN
Input Word Length (16 bits)
1/f
LEFT CHANNEL
1
21 1
LSBMSB
1
21 1
RIGHT CHANNEL NO VALID DAT
A
1 1
max 4 BCKIN's
WM8761 Production Data
w PD, Rev 4.6, October 2011
15
HARDWARE CONTROL MODES
The WM8761 is hardware programmable providing the user with options to select input audio data
format, de-emphasis and mute.
MUTE AND AUTO MUTE OPERATION
Pin 10 (MUTE) controls selection of MUTE directly, and can be used to enable and disable the
automute function, or as an output of the automuted signal.
MUTEB PIN DESCRIPTION
0 Normal Operation, MUTE off
1 Mute DAC channels
Floating Enable IZD, MUTE becomes an output to indicate when IZD occurs.
Table 2 Mute and Automute Control
Figure 10 Application and Release of MUTE
The MUTE pin is an input to select mute or not mute. MUTE is active high; taking the pin high
causes the filters to soft mute, ramping down the audio signal over a few milliseconds. Taking
MUTE low again allows data into the filter. Refer to Figure 10.
The Infinite Zero Detect (IZD) function detects a series of zero value audio samples of 1024
samples long being applied to both channels. After such an event, a latch is set whose output
(AUTOMUTED) is connected through a 10kohm resistor to the MUTE pin. Thus if the MUTE pin is
not being driven, the automute function will assert mute.
If MUTE is tied low, AUTOMUTED is overridden and will not mute. If MUTE is driven from a bi-
directional source, then both MUTE and automute functions are available. If MUTE is not driven,
AUTOMUTED appears as a weak output (10k source impedance) so can be used to drive external
mute circuits. AUTOMUTED will be removed as soon as any channel receives a non-zero input.
-2.5
-2
-1.5
-1
-0.5
0
0.5
1
1.5
0 0.001 0.002 0.003 0.004 0.005 0.006
Time(s)
WM8761 Production Data
w PD, Rev 4.6, October 2011
16
A diagram showing how the various Mute modes interact is shown below in Figure 11.
AUTOMUTED
(Internal Signal)
10k
SOFTMUTE
(Internal Signal)
MUTE
PIN
Figure 11 Selection Logic for MUTE Modes
INPUT AUDIO FORMAT SELECTION
FORMAT (pin 13) controls the data input format.
FORMAT INPUT DATA MODE
0 24 bit right justified
1 16–24 bit I2S
Table 3 Input Audio Format Selection
Notes:
1. In 16-24 bit I2S mode, any data from 16-24 bits or more is supported provided that LRCIN is
high for a minimum of data width BCKINs and low for a minimum of data width BCKINs,
unless Note 2. For data widths greater than 24 bits, the LSB’s will be truncated and the most
significant 24 bits will be used by the internal processing.
2. If exactly 16 BCKIN cycles occur in both the low and high period of LRCIN the WM8761 will
assume the data is 16-bit and accept the data accordingly.
INPUT DSP FORMAT SELECTION
FORMAT 50% LRCIN DUTY CYCLE LRCIN of 4 BCKIN or Less Duration
0
24-bit
(MSB-first, right justified) DSP format – ‘late’ mode
1 Up to 24-bit I2S format
(Philips serial data protocol) DSP format – ‘early’ mode
Table 4 DSP Interface Formats
DE-EMPHASIS CONTROL
DEM (pin 12) is an input control for selection of de-emphasis filtering to be applied.
DEEMPH DE-EMPHASIS
0 Off
1 On
Table 5 De-emphasis Control
DAC OUTPUT PHASE
In the DAC to analogue output, the analogue output data VOUTL/R, is a phase inverted
representation of the digital input signal.
WM8761 Production Data
w PD, Rev 4.6, October 2011
17
DIGITAL FILTER CHARACTERISTICS
PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
Passband Edge -3dB 0.487fs
Passband Ripple f < 0.444fs 0.05 dB
Stopband Attenuation f > 0.555fs -60 dB
Table 6 Digital Filter Characteristics
DAC FILTER RESPONSES
-120
-100
-80
-60
-40
-20
0
0 0.5 1 1.5 2 2.5 3
Response (dB)
Frequency (Fs)
Figure 12 DAC Digital Filter Frequency Response for
256fs, 512fs & 768fs
-0.2
-0.15
-0.1
-0.05
0
0.05
0.1
0.15
0.2
0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5
Response (dB)
Frequency (Fs)
Figure 13 DAC Digital Filter Ripple for 256fs, 512fs &
768fs
-80
-60
-40
-20
0
0 0.2 0.4 0.6 0.8 1
Response (dB)
Frequency (Fs)
Figure 14 DAC Digital Filter Frequency Response for 128fs
-1
-0.8
-0.6
-0.4
-0.2
0
0.2
0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5
Response (dB)
Frequency (Fs)
Figure 15 DAC Digital Filter Ripple for 128fs
WM8761 Production Data
w PD, Rev 4.6, October 2011
18
DIGITAL DE-EMPHASIS CHARACTERISTICS
-10
-8
-6
-4
-2
0
0 2 4 6 8 10 12 14 16
Response (dB)
Frequency (kHz)
Figure 16 De-Emphasis Frequency Response (32kHz)
-3
-2.5
-2
-1.5
-1
-0.5
0
0.5
1
0 2 4 6 8 10 12 14 16
Response (dB)
Frequency (kHz)
Figure 17 De-Emphasis Error (32kHz)
-10
-8
-6
-4
-2
0
0 5 10 15 20
Response (dB)
Frequency (kHz)
Figure 18 De-Emphasis Frequency Response (44.1kHz)
-0.4
-0.3
-0.2
-0.1
0
0.1
0.2
0.3
0.4
0 5 10 15 20
Response (dB)
Frequency (kHz)
Figure 19 De-Emphasis Error (44.1kHz)
-10
-8
-6
-4
-2
0
0 5 10 15 20
Response (dB)
Frequency (kHz)
Figure 20 De-Emphasis Frequency Response (48kHz)
-1
-0.8
-0.6
-0.4
-0.2
0
0.2
0.4
0.6
0.8
1
0 5 10 15 20
Response (dB)
Frequency (kHz)
Figure 21 De-Emphasis Error (48kHz)
WM8761 Production Data
w PD, Rev 4.6, October 2011
19
APPLICATIONS INFORMATIO N
RECOMMENDED EXTERNAL COMPONENTS
VDD
GND
CAP
C
6
C
5
AGND
8
7
Hardware Control
WM8761
Notes:
1. C2, C5 should be positioned as close to the WM8761 as possible.
2. Capacitor types should be carefully chosen. Capacitors with very low ESR are
recommended for optimum performance.
3. C3 and C4 not required if using the recommended low pass filter in Figure 20.
C
2
VDD
C
1
13 FORMAT
12 DEEMPH
VOUTR
9
C
3
VOUTL C
4
AC-Coupled
VOUTR/L
to External LPF
10 MUTE 6
14 MCLK
3BCKIN
2DIN
Audio Serial Data I/F
AGND
1LRCIN
+ +
5+
+
Figure 22 External Component Diagram
RECOMMENDED EXTERNAL COMPONENTS VALUES
COMPONENT
REFERENCE SUGGESTED
VALUE DESCRIPTION
C1 10F De-coupling for VDD
C2 0.1F De-coupling for VDD
C3 and C4 10F Output AC coupling caps to remove midrail DC level from outputs
C5 0.1F Reference de-coupling capacitors for CAP pin
C6 10F
Table 7 External Components Description
WM8761 Production Data
w PD, Rev 4.6, October 2011
20
RECOMMENDED ANALOGUE LOW PASS FILTER
+
_
+
+VS
-VS
10uF 51
7.5K
680pF
1.8k
47k
4.7k
4.7k
1.0nF
Figure 23 Recommended 2nd Order Low Pass Filter
An external low pass filter is recommended (see Figure 20) if the device is driving a wideband
amplifier. In some applications, a passive RC filter may be adequate.
PCB LAYOUT RECOMMENDATIONS
Care should be taken in the layout of the PCB that the WM8761 is to be mounted to. The
following notes will help in this respect:
1. The VDD supply to the device should be as noise free as possible. This can be
accomplished to a large degree with a 10uF bulk capacitor placed locally to the device and a
0.1uF high frequency decoupling capacitor pl aced as close to the VDD pin as possible. It is
best to place the 0.1uF capacitor directly between the VDD and GND pins of the device on
the same layer to minimize track inductance and thus improve device decoupling
effectiveness.
2. The CAP pin should be as noise free as possible. This pin provides the decoupling for
the on chip reference circuits and thus any noise present on this pin will be directly coupled
to the device outputs. In a similar manner to the VDD decoupling described in 1. above, this
pin should be decoupled with a 10uF bulk c apac itor l ocal to the device and a 0.1uF capacitor
as close to the CAP pin as possible.
3. Separate analogue and digital track routing from each other. The device is split into
analogue (pins 5 – 9) and digital (pins 1 – 4 & pins 10 – 14) sections that allow the routing of
these signals to be easily separated. By physically separating analogue and digital signals,
crosstalk from the PCB can be minimized.
4. Use an unbroken solid GND plane. To achieve best performance from the device, it is
advisable to have either a GND plane layer on a multilayer PCB or to dedicate one side of a
2 layer PCB to be a GND plane. For double sided implementations it is best to route as
many signals as possible on the device mounted side of the board, with the opposite side
acting as a GND plane. The use of a GND plane greatly reduces any electrical emissions
from the PCB and minimizes crosstalk between signals.
An evaluation board is available for the WM8761 that demonstrates the above techniques and the
excellent performance achievable from the device. This can be ordered or the User manual
downloaded from the Wolfson web site at www.wolfsonmicro.com
WM8761 Production Data
w PD, Rev 4.6, October 2011
21
PACKAGE DRAWING
NOTES:
A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS (INCHES).
B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.
C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.25MM (0.010IN).
D. MEETS JEDEC.95 MS-012, VARIATION = AB. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS.
Symbols Dimensions
(MM) Dimensions
(Inches)
MIN MAX MIN MAX
A1.35 1.75 0.0532 0.0688
A1 0.10 0.25 0.0040 0.0098
B0.33 0.51 0.0130 0.0200
C0.19 0.25 0.0075 0.0098
D8.55 8.75 0.3367 0.3444
E3.80 4.00 0.1497 0.1574
e1.27 BSC 0.05 BSC
H5.80 6.20 0.2284 0.2440
h0.25 0.50 0.0099 0.0196
L0.40 1.27 0.0160 0.0500
0o8o0o8o
REF: JEDEC.95, MS-0 12
0.10 (0.004)
SEATING PLANE
DM001.C
E
D: 14 PIN SOIC 3.9mm Wide Body
H
B
D
A
A1
C
h x 45
o
-C-
8
71
14
L
e
WM8761 Production Data
w PD, Rev 4.6, October 2011
22
IMPORTANT NOTICE
Wolfson Microelectronics plc (“Wolfson”) products and services are sold subject to Wolfson’s terms and conditions of sale,
delivery and payment supplied at the time of order acknowledgement.
Wolfson warrants performance of its products to the specifications in effect at the date of shipment. Wolfson reserves the right to
make changes to its products and specifications or to discontinue any product or service without notice. Customers should
therefore obtain the latest version of relevant information from Wolfson to verify that the information is current.
Testing and other quality control techniques are utilised to the extent Wolfson deems necessary to support its warranty. Specific
testing of all parameters of each device is not necessarily performed unless required by law or regulation.
In order to minimise risks associated with customer applications, the customer must use adequate design and operating
safeguards to minimise inherent or procedural hazards. Wolfson is not liable for applications assistance or customer product
design. The customer is solely responsible for its selection and use of Wolfson products. Wolfson is not liable for such selection
or use nor for use of any circuitry other than circuitry entirely embodied in a Wolfson product.
Wolfson’s products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction
can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products
by the customer for such purposes is at the customer’s own risk.
Wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual
property right of Wolfson covering or relating to any combination, machine, or process in which its products or services might be
or are used. Any provision or publication of any third party’s products or services does not constitute Wolfson’s approval,
licence, warranty or endorsement thereof. Any third party trade marks contained in this document belong to the respective third
party owner.
Reproduction of information from Wolfson datasheets is permissible only if reproduction is without alteration and is accompanied
by all associated copyright, proprietary and other notices (including this notice) and conditions. Wolfson is not liable for any
unauthorised alteration of such information or for any reliance placed thereon.
Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this
datasheet or in Wolfson’s standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that
person’s own risk. Wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon
by any person.
ADDRESS:
Wolfson Microelectronics plc
Westfield House
26 Westfield Road
Edinburgh
EH11 2QB
United Kingdom
Tel :: +44 (0)131 272 7000
Fax :: +44 (0)131 272 7001
Email :: sales@wolfsonmicro.com
WM8761 Production Data
w PD, Rev 4.6, October 2011
23
REVISION HISTORY
DATE REV ORIGINATOR CHANGES
09/02/11 4.4 WF Added WM8726 text, p1
Replaced sample rate text with fs ratio text for Figures 12-15, p18
13/06/11 4.5 BT Removed reference to 192fs and 384fs support, placed reference to WM8761B
device for 192fs and 384fs support in Audio Data Sampling Rates section.
16/09/11 4.6 JMacD Order codes changed from WM8761GED/V and WM8761GED/RV to
WM8761CGED and WM8761CGED/R to reflect copper wire bonding and MSL
change.
16/09/11 4.6 JMacD MSL changed from MSL2 to MSL1.
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Cirrus Logic:
WM8761CGED WM8761CGED/R WM8761CBGED/R WM8761CBGED