137CV25/3 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) 2M (128K x 16) Static RAM Features LifeTM (MoBL(R)) in portable applications such as cellular telephones. The devices also has an automatic power-down feature that significantly reduces power consumption by 80% when addresses are not toggling. The device can also be put into standby mode reducing power consumption by more than 99% when deselected (CE HIGH or both BLE and BHE are HIGH). The input/output pins (I/O0 through I/O15) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). * Very High Speed: 55 ns and 70 ns * Voltage range: -- CY62137CV25: 2.2V-2.7V -- CY62137CV30: 2.7V-3.3V -- CY62137CV33: 3.0V-3.6V -- CY62137CV: 2.7V-3.6V * Pin Compatible with the CY62137V * Ultra-low active power -- Typical active current: 1.5 mA @ f = 1 MHz * * * * * -- Typical active current: 7 mA @ f = fmax (70 ns speed) Low and Ultra low standby power Easy memory expansion with CE and OE features Automatic power-down when deselected CMOS for optimum speed/power Packages offered in a 48-ball FBGA Functional Description[1] The CY62137CV25/30/33 and CY62137CV are high-performance CMOS static RAMs organized as 128K words by 16 bits. These devices feature advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A16). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A16). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15. See the truth table at the back of this data sheet for a complete description of read and write modes. Logic Block Diagram DATA IN DRIVERS A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 SENSE AMPS ROW DECODER 10 128K x 16 RAM Array 2048 x 1024 I/O0 - I/O7 I/O8 - I/O15 BHE WE CE OE BLE A12 A13 A14 A15 A16 A11 COLUMN DECODER CE Power -Down Circuit BHE BLE Note: 1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com. Cypress Semiconductor Corporation Document #: 38-05201 Rev. *C * 3901 North First Street * San Jose * CA 95134 * 408-943-2600 Revised August 23, 2002 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Pin Configuration[2, 3] FBGA (Top View) 4 3 5 6 A1 A2 NC A A3 A4 CE I/O0 B I/O10 A5 A6 I/O1 I/O2 C VSS I/O11 NC A7 I/O3 VCC D VCC I/O12 DNU A16 I/O4 VSS E I/O14 I/O13 A14 A15 I/O5 I/O6 F I/O15 NC A12 A13 WE I/O7 G NC A8 A9 A10 A11 1 2 BLE OE A0 I/O8 BHE I/O9 NC H Maximum Ratings Static Discharge Voltage........................................... >2001V (per MIL-STD-883, Method 3015) (Above which the useful life may be impaired. For user guidelines, not tested.) Latch-Up Current.................................................... >200 mA Storage Temperature ................................. -65C to +150C Operating Range Ambient Temperature with Power Applied............................................. -55C to +125C Device Range Ambient Temperature TA VCC Supply Voltage to Ground Potential ...-0.5V to Vccmax + 0.5V CY62137CV25 Industrial -40C to +85C 2.2V to 2.7V DC Voltage Applied to Outputs in High Z State[4] ....................................-0.5V to VCC + 0.5V CY62137CV30 2.7V to 3.3V CY62137CV33 3.0V to 3.6V CY62137CV 2.7V to 3.6V DC Input Voltage[4] .................................... -0.5V to VCC + 0.5V Output Current into Outputs (LOW) .............................20 mA Product Portfolio Power Dissipation Operating, ICC (mA) VCC Range (V) Product VCC(min.) VCC(typ.) [5] VCC(max.) Speed (ns) Typ.[5] 55 CY62137CV25LL 2.2 2.5 2.7 CY62137CV30LL 2.7 3.0 3.3 CY62137CV33LL f = 1 MHz f = fmax Standby, ISB2 (A) Max. Typ.[5] Max. Typ.[5] Max. 1.5 3 12 25 2 10 70 1.5 3 7 15 55 1.5 3 12 25 2 10 70 1.5 3 7 15 55 1.5 3 12 25 5 15 3.0 3.3 3.6 70 1.5 3 7 15 CY62137CVLL 2.7V 3.3 3.6 70 1.5 3 7 15 5 15 CY62137CVSL 2.7V 3.3 3.6 70 1.5 3 7 15 1 5 Notes: 2. NC pins are not connected to the die. 3. E3 (DNU) can be left as NC or VSS to ensure proper application. 4. VIL(min.) = -2.0V for pulse durations less than 20 ns. 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ.), TA = 25C. Document #: 38-05201 Rev. *C Page 2 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Electrical Characteristics Over the Operating Range CY62137CV25-55 Parameter Description Test Conditions Min. Typ.[5] Max. VOH Output HIGH Voltage IOH = -0.1 mA VCC = 2.2V VOL Output LOW Voltage IOL = 0.1 mA VCC = 2.2V VIH Input HIGH Voltage 1.8 VCC + 0.3V VIL Input LOW Voltage -0.3 IIX Input Leakage Current GND < VI < VCC IOZ Output Leakage Current GND < VO < VCC, Output Disabled ICC VCC Operating Supply Current f = fMAX = 1/tRC ISB1 Automatic CE Power-Down Current-- CMOS Inputs CE > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = fmax (Address and Data Only), f=0 (OE, WE, BHE, and BLE) ISB2 Automatic CE Power-Down Current-- CMOS Inputs CE > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = 0, VCC = 2.7V f = 1 MHz 2.0 Description 1.8 VCC + 0.3V V 0.6 -0.3 0.6 V -1 +1 -1 +1 A -1 +1 -1 +1 A mA 12 25 7 15 1.5 3 1.5 3 2 10 2 10 Min. Typ.[5] Max. IOH = -1.0 mA VCC = 2.7V VOL Output LOW Voltage IOL = 2.1 mA VCC = 2.7V VIH Input HIGH Voltage 2.2 VCC + 0.3V VIL Input LOW Voltage -0.3 IIX Input Leakage Current GND < VI < VCC IOZ Output Leakage Current GND < VO < VCC, Output Disabled ICC VCC Operating Supply Current f = fMAX = 1/tRC ISB1 Automatic CE Power-Down Current-- CMOS Inputs CE > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = fmax (Address and Data Only), f=0 (OE, WE, BHE, and BLE) ISB2 Automatic CE Power-Down Current-- CMOS Inputs CE > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = 0, VCC = 3.3V Document #: 38-05201 Rev. *C V V Output HIGH Voltage VCC = 3.3V IOUT = 0 mA CMOS Levels Unit 0.4 VOH f = 1 MHz Typ.[5] Max. 0.4 VCC = 2.7V IOUT = 0 mA CMOS Levels Test Conditions Min. 2.0 CY62137CV30-55 Parameter CY62137CV25-70 2.4 A CY62137CV30-70 Min. Typ.[5] Max. 2.4 Unit V 0.4 0.4 V 2.2 VCC + 0.3V V 0.8 -0.3 0.8 V -1 +1 -1 +1 A -1 +1 -1 +1 A mA 12 25 7 15 1.5 3 1.5 3 2 10 2 10 A Page 3 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) . Electrical Characteristics Over the Operating Range (continued) CY62137CV33-70 CY62137CV-70 CY62137CV33-55 Parameter VOH Description Test Conditions Output HIGH Voltage IOH = -1.0 mA Min. VCC = 3.0V Typ.[5] Max. Min. 2.4 VCC = 2.7V VOL Output LOW Voltage IOL = 2.1 mA VCC = 3.0V Typ.[5] Max. Unit 2.4 V 2.4 V 0.4 VCC = 2.7V 0.4 V 0.4 V VIH Input HIGH Voltage 2.2 VCC + 0.3V 2.2 VCC + 0.3V V VIL Input LOW Voltage -0.3 0.8 -0.3 0.8 V IIX Input Leakage Current GND < VI < VCC -1 +1 -1 +1 A IOZ Output Leakage Current GND < VO < VCC, Output Disabled -1 +1 -1 +1 A ICC VCC Operating Supply Current f = fMAX = 1/tRC mA ISB1 Automatic CE Power-Down Current --CMOS Inputs ISB2 Automatic CE Power-Down Current --CMOS Inputs 12 25 7 15 1.5 3 1.5 3 CE > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = fmax (Address and Data Only), f=0 (OE, WE, BHE, and BLE) 5 15 5 15 CE > VCC - 0.2V LL VIN > VCC - 0.2V or VIN < 0.2V, SL f = 0, VCC = 3.6V 5 15 5 15 1 5 f = 1 MHz VCC = 3.6V IOUT = 0 mA CMOS Levels A Capacitance[6] Parameter Description CIN Input Capacitance COUT Output Capacitance Test Conditions Max. Unit 6 pF 8 pF TA = 25C, f = 1 MHz, VCC = VCC(typ.) Thermal Resistance Description Thermal Resistance (Junction to Ambient)[6] Test Conditions Still Air, soldered on a 3 x 4.5 inch, two-layer printed circuit board Thermal Resistance (Junction to Case)[6] Symbol BGA Unit JA 55 C/W JC 16 C/W Note: 6. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05201 Rev. *C Page 4 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) AC Test Loads and Waveforms R1 VCC ALL INPUT PULSES VCC Typ OUTPUT 10% GND Rise TIme: 1 V/ns R2 30 pF 90% 10% 90% Fall Time: 1 V/ns INCLUDING JIG AND SCOPE Equivalent to: THEVENIN EQUIVALENT RTH OUTPUT VTH Parameters 2.5V 3.0V 3.3V Unit R1 16600 1105 1216 R2 15400 1550 1374 RTH 8000 645 645 VTH 1.20 1.75 1.75 V Data Retention Characteristics (Over the Operating Range) Parameter Description Conditions VDR VCC for Data Retention ICCDR Data Retention Current Min. Typ.[5] 1.5 tCDR[6] Chip Deselect to Data Retention Time tR[7] Operation Recovery Time VCC= 1.5V CE > VCC - 0.2V, VIN > VCC - 0.2V or VIN < 0.2V 1 Max. Unit Vccmax V 6 A 0 ns tRC ns Data Retention Waveform[8] DATA RETENTION MODE VCC VCC(min.) tCDR VDR > 1.5 V VCC(min.) tR CE or BHE.BLE Notes: 7. Full Device AC operation requires linear VCC ramp from VDR to VCC(min.) > 100 s or stable at VCC(min.) > 100 s. 8. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. Document #: 38-05201 Rev. *C Page 5 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Switching Characteristics Over the Operating Range[9] 55 ns Parameter Description Min 70 ns Max Min Max Unit Read Cycle tRC Read Cycle Time tAA Address to Data Valid 55 tOHA Data Hold from Address Change tACE CE LOW to Data Valid tDOE OE LOW to Data Valid tLZOE OE LOW to Low Z[10] 10 tLZCE CE LOW to Low Z 10 25 5 OE HIGH to High Z [10] 10 70 ns 35 ns ns 25 10 ns ns tHZCE CE HIGH to High Z tPU CE LOW to Power-Up tPD CE HIGH to Power-Down 55 70 ns tDBE BHE/BLE LOW to Data Valid 55 70 ns 0 tLZBE[11] BHE/BLE LOW to Low Z tHZBE BHE/BLE HIGH to High Z[10, 12] Write Cycle 20 ns ns 5 20 [10, 12] ns 70 55 [10, 12] tHZOE 70 55 [10] 25 0 5 ns 5 20 ns ns 25 ns [13] tWC Write Cycle Time 55 70 ns tSCE CE LOW to Write End 45 60 ns tAW Address Set-Up to Write End 45 60 ns tHA Address Hold from Write End 0 0 ns tSA Address Set-Up to Write Start 0 0 ns tPWE WE Pulse Width 40 45 ns tBW BHE/BLE Pulse Width 50 60 ns tSD Data Set-Up to Write End 25 30 ns tHD Data Hold from Write End 0 0 ns Z[10, 12] tHZWE WE LOW to High tLZWE WE HIGH to Low Z[10] 20 5 25 10 ns ns Notes: 9. Test conditions assume signal transition time of 5 ns or less, timing reference levels of VCC(typ.)/2, input pulse levels of 0 to VCC(typ.), and output loading of the specified IOL/IOH and 30-pF load capacitance. 10. At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZBE is less than tLZBE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device. 11. If both byte enables are toggled together this value is 10 ns. 12. tHZOE, tHZCE, tHZBE, and tHZWE transitions are measured when the outputs enter a high impedance state. 13. The internal write time of the memory is defined by the overlap of WE, CE = VIL, BHE and/or BLE = VIL. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. Document #: 38-05201 Rev. *C Page 6 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Switching Waveforms Read Cycle No. 1 (Address Transition Controlled) [14, 15] tRC ADDRESS tOHA DATA OUT tAA PREVIOUS DATA VALID Read Cycle No. 2 (OE Controlled) DATA VALID [15, 16] ADDRESS tRC CE tPD tHZCE tACE OE BHE/BLE ttLZOE LZOE tHZOE tDOE tHZBE tDBE tLZBE DATA OUT HIGH IMPEDANCE HIGH IMPEDANCE DATA VALID tLZCE VCC SUPPLY CURRENT tPU ICC 50% 50% ISB Notes: 14. Device is continuously selected. OE, CE = VIL, BHE, BLE = VIL. 15. WE is HIGH for read cycle. 16. Address valid prior to or coincident with CE, BHE, BLE transition LOW. Document #: 38-05201 Rev. *C Page 7 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Switching Waveforms (continued) Write Cycle No. 1(WE Controlled) [13, 17, 18] tWC ADDRESS tSCE CE tAW tHA tSA tPWE WE tBW BHE/BLE OE tSD DATA I/O tHD DATAIN VALID NOTE 19 tHZOE Write Cycle No. 2 (CE Controlled) [13, 17, 18] tWC ADDRESS tSCE CE tSA tAW tHA tPWE WE tBW BHE/BLE OE tSD DATA I/O tHD DATAIN VALID NOTE 19 tHZOE Notes: 17. Data I/O is high-impedance if OE = VIH. 18. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 19. During this period, the I/Os are in output state and input signals should not be applied. Document #: 38-05201 Rev. *C Page 8 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Switching Waveforms (continued) Write Cycle No. 3 (WE Controlled, OE LOW) [18] . tWC ADDRESS tSCE CE tBW BHE/BLE tAW tHA tSA tPWE WE tSD DATAI/O NOTE 19 tHD DATAIN VALID tLZWE tHZWE [18] Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) tWC ADDRESS CE tSCE tAW tHA tBW BHE/BLE tSA tPWE WE tSD DATA I/O NOTE 19 Document #: 38-05201 Rev. *C tHD DATAIN VALID Page 9 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Typical DC and AC Parameters (Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ.), TA = 25C) Operating Current vs. Supply Voltage (f = fmax, 70 ns) 8.0 10.0 MoBL (f = fmax, 70 ns) 8.0 12.0 14.0 12.0 10.0 8.0 MoBL ICC (mA) MoBL 12.0 ICC (mA) ICC (mA) 10.0 (f = fmax, 55 ns) ICC (mA) (f = fmax, 55 ns) 12.0 (f = fmax, 55 ns) 14.0 14.0 14.0 (f = fmax, 70 ns) 10.0 8.0 6.0 6.0 6.0 6.0 4.0 4.0 4.0 4.0 2.0 (f = 1MHz) 0.0 2.2 2.5 2.7 SUPPLY VOLTAGE (V) 2.0 2.0 (f = 1MHz) 0.0 3.0 2.7 3.3 SUPPLY VOLTAGE (V) (f = 1MHz) 0.0 3.6 3.3 3.0 SUPPLY VOLTAGE (V) MoBL (f = fmax, 70 ns) 2.0 (f = 1MHz) 0.0 3.6 3.3 2.7 SUPPLY VOLTAGE (V) Standby Current vs. Supply Voltage 12.0 8.0 MoBL 6.0 6.0 4.0 2.0 MoBL 8.0 10.0 8.0 6.0 6.0 4.0 4.0 4.0 2.0 2.0 2.0 0 0 0 0 2.2 2.5 2.7 SUPPLY VOLTAGE (V) 12.0 MoBL 10.0 ISB (A) 8.0 MoBL 12.0 10.0 ISB (A) 10.0 ISB (A) ISB (A) 12.0 3.0 2.7 3.3 3.0 SUPPLY VOLTAGE (V) 3.3 3.6 LL SL 3.3 2.7 SUPPLY VOLTAGE (V) 3.6 SUPPLY VOLTAGE (V) Access Time vs. Supply Voltage 60 MoBL 60 MoBL 60 MoBL 50 50 40 40 40 40 30 30 30 30 20 20 20 10 10 10 0 0 0 2.2 2.5 2.7 SUPPLY VOLTAGE (V) Document #: 38-05201 Rev. *C 2.7 3.0 3.3 SUPPLY VOLTAGE (V) TAA (ns) 50 TAA (ns) 50 TAA (ns) TAA (ns) 60 MoBL 20 10 3.0 3.3 3.6 SUPPLY VOLTAGE (V) 0 2.7 3.3 3.6 SUPPLY VOLTAGE (V) Page 10 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Truth Table CE WE OE BHE BLE Inputs/Outputs Mode Power H X X X X High Z Deselect/Power-Down Standby (ISB) X X X H H High Z Deselect/Power-Down Standby (ISB) L H L L L Data Out (I/OO-I/O15) Read Active (ICC) L H L H L Data Out (I/OO-I/O7); I/O8-I/O15 in High Z Read Active (ICC) L H L L H Data Out (I/O8-I/O15); I/O0-I/O7 in High Z Read Active (ICC) L H H L L High Z Output Disabled Active (ICC) L H H H L High Z Output Disabled Active (ICC) L H H L H High Z Output Disabled Active (ICC) L L X L L Data In (I/OO-I/O15) Write Active (ICC) L L X H L Data In (I/OO-I/O7); I/O8-I/O15 in High Z Write Active (ICC) L L X L H Data In (I/O8-I/O15); I/O0-I/O7 in High Z Write Active (ICC) Ordering Information Speed (ns) Ordering Code 70 55 Voltage Range (V) Package Name Package Type Operating Range CY62137CV25LL-70BAI 2.2-2.7 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) Industrial CY62137CV25LL-70BVI 2.2-2.7 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CV30LL-70BAI 2.7-3.3 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CV30LL-70BVI 2.7-3.3 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CV33LL-70BAI 3.0-3.6 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CV33LL-70BVI 3.0-3.6 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CVLL-70BAI 2.7-3.6 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CVLL-70BVI 2.7-3.6 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CVSL-70BAI 2.7-3.6 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CVSL-70BVI 2.7-3.6 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CV25LL-55BAI 2.2-2.7 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CV25LL-55BVI 2.2-2.7 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CV30LL-55BAI 2.7-3.3 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CV30LL-55BVI 2.7-3.3 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) CY62137CV33LL-55BAI 3.0-3.6 BA48A 48-Ball Fine Pitch BGA (7 mm x 7 mm x 1.2 mm) CY62137CV33LL-55BVI 3.0-3.6 BV48A 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) Document #: 38-05201 Rev. *C Page 11 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Package Diagrams 48-Ball (7.00 mm x 7.00 mm x 1.2 mm) FBGA BA48A 51-85096-*E Document #: 38-05201 Rev. *C Page 12 of 14 CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Package Diagrams (continued) 48-Lead VFBGA (6 x 8 x 1 mm) BV48A 51-85150-*A MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. Document #: 38-05201 Rev. *C Page 13 of 14 (c) Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CY62137CV25/30/33 MoBL(R) CY62137CV MoBL(R) Document Title: CY62137CV25/30/33 MoBL(R) and CY62137CV MoBL(R) 2M (128K x 16) Static RAM Document Number: 38-05201 REV. ECN NO. Issue Date Orig. of Change ** 112393 02/19/02 GAV New data sheet-Advance information *A 114015 04/25/02 JUI Add BV package diagram. Change from Advance Information to Preliminary *B 117064 07/12/02 MGN Change from Preliminary to Final *C 118122 09/10/02 MGN Add new part number - CY62137CV with wider voltage (2.7V - 3.6V). Add new SL power bin for new part #. For TAA = 55 ns, improved tPWE Min from 45 ns to 40 ns. For TAA = 70 ns, improved tPWE Min from 50 ns to 45 ns. For TAA = 70 ns, improved tLZWE Min from 5 ns to 10 ns. Document #: 38-05201 Rev. *C Description of Change Page 14 of 14