1 of 14 070900
FEATURES
Real time clock counts seconds, minutes
hours, date of the month, month, day of the
week, and year with leap year compensation
valid up to 2100
31 x 8 RAM for scratchpad data storage
Serial I/O for minimum pin count
2.0–5.5V full operation
Uses less than 300 nA at 2.0V
Single–byte or multiple–byte (burst mode)
data transfer for read or write of clock or
RAM data
8–pin DIP or optional 8–pin SOICs for
surface mount
Simple 3–wire interface
TTL–compatible (VCC = 5V)
Optional industrial temperature range
–40°C to +85°C
DS1202 compatible
Recognized by Underwriters Laboratory
ORDERING INFORMATION
PART # DESCRIPTION
DS1302 8–Pin DIP
DS1302N 8-Pin DIP (Industrial)
DS1302S 8–Pin SOIC (200 mil)
DS1302SN 8–Pin SOIC (Industrial)
DS1302Z 8–Pin SOIC (150 mil)
DS1302ZN 8–Pin SOIC (Industrial)
DS1302S-16 16-Pin SOIC (300 mil)
DS1302SN-16 16-Pin SOIC (Industrial)
PIN ASSIGNMENT
PIN DESCRIPTION
X1, X2 – 32.768 kHz Crystal Pins
GND – Ground
RST Reset
I/O – Data Input/Output
SCLK – Serial Clock
VCC1, VCC2 – Power Supply Pins
DESCRIPTION
The DS1302 Trickle Charge Timekeeping Chip contains a real time clock/calendar and 31 bytes of static
RAM. It communicates with a microprocessor via a simple serial interface. The real time clock/calendar
provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is
automatically adjusted for months with less than 31 days, including corrections for leap year. The clock
operates in either the 24–hour or 12–hour format with an AM/PM indicator.
DS1302
Trickle Charge Ti mekeeping Chip
www.dalsemi.com
VCC2
X1
X2
GND
VCC1
SCLK
I/O
RST
8
7
6
5
1
2
3
4
DS1302
8-Pin DIP (300 mil)
VCC2
X1
X2
GND
VCC1
SCLK
I/O
RST
8
7
6
5
1
2
3
4
DS1302S 8-Pin SOIC (200 mil)
DS1302Z 8-Pin SOIC (150 mil)
16-Pin SOIC
VCC1
NC
SC
L
K
NC
I/
O
NC
NC
NC
RST
VCC2
NC
X1
NC
X2
NC
GND
1
2
3
4
5
6
8
7
1
6
15
14
1
3
12
11
9
10
DS1302
2 of 14
Interfacing the DS1302 with a microprocessor is simplified by using synchronous serial communication.
Only three wires are required to communicate with the clock/RAM: (1) RST (Reset), (2) I/O (Data line),
and (3) SCLK (Serial clock). Data can be transferred to and from the clock/RAM 1 byte at a time or in a
burst of up to 31 bytes. The DS1302 is designed to operate on very low power and retain data and clock
information on less than 1 microwatt.
The DS1302 is the successor to the DS1202. In addition to the basic timekeeping functions of the
DS1202, the DS1302 has the additional features of dual power pins for primary and back–up power
supplies, programmable trickle charger for VCC1, and seven additional bytes of scratchpad memory.
OPERATION
The main elements of the Serial Timekeeper are shown in Figure 1: shift register, control logic, oscillator,
real time clock, and RAM.
DS1302 BLOCK DIAGR AM Figure 1
SIGNAL DESCRIPTIONS
VCC1 VCC1 provides low power operation in single supply and battery operated systems as well as low
power battery backup. In systems using the trickle charger, the rechargeable energy source is connected
to this pin.
VCC2 Vcc2 is the primary power supply pin in a dual supply configuration. VCC1 is connected to a
backup source to maintain the time and date in the absence of primary power.
The DS1302 will operate from the larger of VCC1 or VCC2. When VCC2 is greater than VCC1 + 0.2V, VCC2
will power the DS1302. When VCC2 is less than VCC1, VCC1 will power the DS1302.
SCLK (Serial Clock Input) SCLK is used to synchronize data movement on the serial interface.
I/O (Data Input/Output) The I/O pin is the bi-directional data pin for the 3-wire interface.
RST (Reset) The reset signal must be asserted high during a read or a write.
DS1302
3 of 14
X1, X2 Connections for a standard 32.768 kHz quartz crystal. The internal oscillator is designed for
operation with a crystal having a specified load capacitance of 6 pF. For more information on crystal
selection and crystal layout considerations, please consult Application Note 58, “Crystal Considerations
with Dallas Real Time Clocks.” The DS1302 can also be driven by an external 32.768 kHz oscillator. In
this configuration, the X1 pin is connected to the external oscillator signal and the X2 pin is floated.
COMMAND BYTE
The command byte is shown in Figure 2. Each data transfer is initiated by a command byte. The MSB
(Bit 7) must be a logic 1. If it is 0, writes to the DS1302 will be disabled. Bit 6 specifies clock/calendar
data if logic 0 or RAM data if logic 1. Bits 1 through 5 specify the designated registers to be input or
output, and the LSB (bit 0) specifies a write operation (input) if logic 0 or read operation (output) if logic
1. The command byte is always input starting with the LSB (bit 0).
ADDRESS/COMMAND BYTE Figure 2
RESET AND CLOCK CONTROL
All data transfers are initiated by driving the RST input high. The RST input serves two functions. First,
RST turns on the control logic which allows access to the shift register for the address/command
sequence. Second, the RST signal provides a method of terminating either single byte or multiple byte
data transfer.
A clock cycle is a sequence of a falling edge followed by a rising edge. For data inputs, data must be
valid during the rising edge of the clock and data bits are output on the falling edge of clock. If the RST
input is low all data transfer terminates and the I/O pin goes to a high impedance state. Data transfer is
illustrated in Figure 3. At power–up, RST must be a logic 0 until VCC > 2.0 volts. Also SCLK must be at
a logic 0 when RST is driven to a logic 1 state.
DATA INPUT
Following the eight SCLK cycles that input a write command byte, a data byte is input on the rising edge
of the next eight SCLK cycles. Additional SCLK cycles are ignored should they inadvertently occur.
Data is input starting with bit 0.
DATA OUTPUT
Following the eight SCLK cycles that input a read command byte, a data byte is output on the falling
edge of the next eight SCLK cycles. Note that the first data bit to be transmitted occurs on the first falling
edge after the last bit of the command byte is written. Additional SCLK cycles retransmit the data bytes
should they inadvertently occur so long as RST remains high. This operation permits continuous burst
mode read capability. Also, the I/O pin is tri–stated upon each rising edge of SCLK. Data is output
starting with bit 0.
BURST MODE
Burst mode may be specified for either the clock/calendar or the RAM registers by addressing location 31
decimal (address/command bits 1 through 5 = logic 1). As before, bit 6 specifies clock or RAM and bit 0
DS1302
4 of 14
specifies read or write. There is no data storage capacity at locations 9 through 31 in the Clock/Calendar
Registers or location 31 in the RAM registers. Reads or writes in burst mode start with bit 0 of address 0.
When writing to the clock registers in the burst mode, the first eight registers must be written in order for
the data to be transferred. However, when writing to RAM in burst mode it is not necessary to write all
31 bytes for the data to transfer. Each byte that is written to will be transferred to RAM regardless of
whether all 31 bytes are written or not.
CLOCK/CALENDAR
The clock/calendar is contained in seven write/read registers as shown in Figure 4. Data contained in the
clock/ calendar registers is in binary coded decimal format (BCD).
CLOCK HALT FLAG
Bit 7 of the seconds register is defined as the clock halt flag. When this bit is set to logic 1, the clock
oscillator is stopped and the DS1302 is placed into a low–power standby mode with a current drain of less
than 100 nanoamps. When this bit is written to logic 0, the clock will start. The initial power on state is
not defined.
AM-PM/12-24 MODE
Bit 7 of the hours register is defined as the 12– or 24–hour mode select bit. When high, the 12–hour
mode is selected. In the 12–hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24–hour
mode, bit 5 is the second 10-hour bit (20 – 23 hours).
WRITE PROTECT BIT
Bit 7 of the control register is the write-protect bit. The first seven bits (bits 0 – 6) are forced to 0 and
will always read a 0 when read. Before any write operation to the clock or RAM, bit 7 must be 0. When
high, the write protect bit prevents a write operation to any other register. The initial power on state is not
defined. Therefore the WP bit should be cleared before attempting to write to the device.
TRICKLE CH ARGE REGISTER
This register controls the trickle charge characteristics of the DS1302. The simplified schematic of
Figure 5 shows the basic components of the trickle charger. The trickle charge select (TCS) bits (bits
4 -7) control the selection of the trickle charger. In order to prevent accidental enabling, only a pattern of
1010 will enable the trickle charger. All other patterns will disable the trickle charger. The DS1302
powers up with the trickle charger disabled. The diode select (DS) bits (bits 2 – 3) select whether one
diode or two diodes are connected between VCC2 and VCC1. If DS is 01, one diode is selected or if DS is
10, two diodes are selected. If DS is 00 or 11, the trickle charger is disabled independently of TCS. The
RS bits (bits 0 -1) select the resistor that is connected between VCC2 and VCC1. The resistor selected by
the resistor select (RS) bits is as follows:
RS Bits Resistor Typical Value
00 None None
01 R1 2 k!
10 R2 4 k!
11 R3 8 k!
If RS is 00, the trickle charger is disabled independently of TCS.
DS1302
5 of 14
Diode and resistor selection is determined by the user according to the maximum current desired for
battery or super cap charging. The maximum charging current can be calculated as illustrated in the
following example. Assume that a system power supply of 5 volt is applied to VCC2 and a super cap is
connected to VCC1. Also assume that the trickle charger has been enabled with one diode and resistor R1
between VCC2 and VCC1. The maximum current Imax would therefore be calculated as follows:
Imax = (5.0V – diode drop) / R1
~ (5.0V – 0.7V) / 2 k!
~ 2.2 mA
Obviously, as the super cap charges, the voltage drop between VCC2 and VCC1 will decrease and therefore
the charge current will decrease.
CLOCK/C ALENDAR BURST MODE
The clock/calendar command byte specifies burst mode operation. In this mode the first eight
clock/calendar registers can be consecutively read or written (see Figure 4) starting with bit 0 of address
0.
If the write protect bit is set high when a write clock/calendar burst mode is specified, no data transfer
will occur to any of the eight clock/calendar registers (this includes the control register). The trickle
charger is not accessible in burst mode.
At the beginning of a clock burst read, the current time is transferred to a second set of registers. The
time information is read from these secondary registers, while the clock may continue to run. This
eliminates the need to re-read the registers in case of an update of the main registers during a read.
RAM
The static RAM is 31 x 8 bytes addressed consecutively in the RAM address space.
RAM BURST MODE
The RAM command byte specifies burst mode operation. In this mode, the 31 RAM registers can be
consecutively read or written (see Figure 4) starting with bit 0 of address 0.
REGISTER SUMMARY
A register data format summary is shown in Figure 4.
CRYSTAL SELECTION
A 32.768 kHz crystal can be directly connected to the DS1302 via X1 and X2. The crystal selected for
use should have a specified load capacitance (CL) of 6 pF. For more information on crystal selection and
crystal layout consideration, please consult Application Note 58, “Crystal Considerations with Dallas
Real Time Clocks."
DS1302
6 of 14
DATA TR ANSFER SUMMARY Figure 3
SINGLE BYTE RE AD
SINGLE BYTE WRIT E
In burst mode, RST is kept high and additional SCLK cycles are sent until the end of the burst.
RST
SCLK
I/O R/ W A0 A1 A2 A3 A4 R/C 1
R/ W A0 A1 A2 A3 A4 R/C 1
RST
SCLK
I/O
D0 D1 D2 D3 D4 D5 D6 D7
DS1302
7 of 14
REGISTER ADDRESS/DEFINITION Figure 4
DS1302
8 of 14
DS1302 PROGRAMMABLE TRICKLE CHARGER Figure 5
DS1302
9 of 14
ABSOLUTE MAXIMUM RATINGS*
Voltage on Any Pin Relative to Ground –0.5V to +7.0V
Operating Temperature 0°C to 70°C or - 40°C to +85°C for industrial
Storage Temperature –55°C to +125°C
Soldering Temperature 260°C for 10 seconds (DIP)
See IPC/JEDEC Standard J-STD-020A for
Surface Mount Devices
* This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operation sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods of time may affect reliability.
RECOMMENDED DC OPERATING CONDITI ONS(0ºC to 70 ºC or -40°C to +85°C)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Supply Voltage VCC1, VCC2
VCC1,
VCC2
2.0 5.5 V 1, 11
Logic 1 Input VIH 2.0 VCC+0.3 V 1
VCC=2.0V -0.3 +0.3
Logic 0 Input VIL VCC=5V –0.3 +0.8 V1
*-40°C to +85°C for industrial device.
DC ELECTRICAL CHARACTERI STICS
(0ºC to 70 ºC or -40°C to +85°C; VCC = 2.0 to 5.5V*)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Input Leakage ILI +500 µA6
I/O Leakage ILO +500 µA6
VCC=2.0V 1.6
Logic 1 Output VOH VCC=5V 2.4 V2
VCC=2.0V 0.4
Logic 0 Output VOL VCC=5V 0.4 V3
VCC1=2.0V 0.4
Active Supply Current ICC1A VCC1=5V 1.2 mA 5, 12
VCC1=2.0V 0.3
Timekeeping Current ICC1T VCC1=5V 1 µA 4, 12
VCC1=2.0V 100
VCC1=5V 100
Standby Current ICC1S
IND 200
nA 10, 12,
14
VCC2=2.0V 0.425
Active Supply Current ICC2A VCC2=5V 1.28 mA 5, 13
VCC2=2.0V 25.3
Timekeeping Current ICC2T VCC2=5V 81 µA 4, 13
VCC2=2.0V 25
Standby Current ICC2S VCC2=5V 80 µA 10, 13
Trickle Charge Resistors
R1
R2
R3
2
4
8
k"
k"
k"
Trickle Charge Diode Voltage Drop VTD 0.7 V
*Unless otherwise noted.
DS1302
10 of 14
CAPACITANCE (tA = 25ºC)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Input Capacitance CI10 pF
I/O Capacitance CI/O 15 pF
Crystal Capacitance CX6pF
AC ELECTRICAL CHARACTERISTICS
(0ºC to 70 ºC or -40°C to +85°C; VCC = 2.0 to 5.5V*)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
VCC=2.0V 200
Data to CLK Setup tDC VCC=5V 50 ns 7
VCC=2.0V 280
CLK to Data Hold tCDH VCC=5V 70 ns 7
VCC=2.0V 800
CLK to Data Delay tCDD VCC=5V 200 ns 7, 8, 9
VCC=2.0V 1000
CLK Low Time tCL VCC=5V 250 ns 7
VCC=2.0V 1000
CLK High Time tCH VCC=5V 250 ns 7
VCC=2.0V 0.5
CLK Frequency tCLK VCC=5V DC 2.0 MHz 7
VCC=2.0V 2000
CLK Rise and Fall tR, tFVCC=5V 500 ns
VCC=2.0V 4
RST to CLK Setup tCC VCC=5V 1 µs7
VCC=2.0V 240
CLK to RST Hold tCCH VCC=5V 60 ns 7
VCC=2.0V 4
RST Inactive Time tCWH VCC=5V 1 µs7
VCC=2.0V 280
RST to I/O High Z tCDZ VCC=5V 70 ns 7
VCC=2.0V 280
SCLK to I/O High Z tCCZ VCC=5V 70 ns 7
*Unless otherwise noted.
DS1302
11 of 14
TIMING DI AGR AM: RE AD DATA TRANSFER Figure 5
TIMING DIAGRAM: WRITE DATA TRANSFER Figure 6
NOTES:
1. All voltages are referenced to ground.
2. Logic one voltages are specified at a source current of 1 mA at VCC=5V and 0.4 mA at VCC=2.0V,
VOH=VCC for capacitive loads.
3. Logic zero voltages are specified at a sink current of 4 mA at VCC=5V and 1.5 mA at VCC=2.0V,
VOL=GND for capacitive loads.
4. ICC1T and ICC2T are specified with I/O open, RST set to a logic “0”, and clock halt flag=0 (oscillator
enabled).
5. ICC1A and ICC2A are specified with the I/O pin open, RST high, SCLK=2 MHz at VCC=5V;
SCLK=500 kHz, VCC=2.0V and clock halt flag=0 (oscillator enabled).
6. RST , SCLK, and I/O all have 40 k" pull–down resistors to ground.
7. Measured at VIH=2.0V or VIL=0.8V and 10 ns maximum rise and fall time.
8. Measured at VOH=2.4V or VOL=0.4V.
9. Load capacitance = 50 pF.
10. ICC1S and ICC2S are specified with RST , I/O, and SCLK open. The clock halt flag must be set to logic
one (oscillator disabled).
11. VCC=VCC2, when VCC2>VCC1 +0.2V; VCC=VCC1, when VCC1>VCC2.
12. VCC2=0V.
13. VCC1=0V.
14. Typical values are at 25°C.
DS1302
12 of 14
DS1302 SERIAL TIMEKEEPER 8–PIN DIP (300-M IL)
PKG 8-PIN
DIM MIN MAX
A IN.
MM 0.360
9.14 0.400
10.16
B IN.
MM 0.240
6.10 0.260
6.60
C IN.
MM 0.120
3.05 0.140
3.56
D IN.
MM 0.300
7.62 0.325
8.26
E IN.
MM 0.015
0.38 0.040
1.02
F IN.
MM 0.120
3.04 0.140
3.56
G IN.
MM 0.090
2.29 0.110
2.79
H IN.
MM 0.320
8.13 0.370
9.40
J IN.
MM 0.008
0.20 0.012
0.30
K IN.
MM 0.015
0.38 0.021
0.53
DS1302
13 of 14
DS1302S SERIAL TIMEKEEPER 8–PIN SOIC (150-MIL AND 200-MI L)
PKG 8-PIN
(150 MIL) 8-PIN
(200 MIL)
DIM MIN MAX MIN MAX
A IN.
MM 0.188
4.78 0.196
4.98 0.203
5.16 0.213
5.41
B IN.
MM 0.150
3.81 0.158
4.01 0.203
5.16 0.213
5.41
C IN.
MM 0.048
1.22 0.062
1.57 0.070
1.78 0.074
1.88
E IN.
MM 0.004
0.10 0.010
0.25 0.004
0.10 0.010
0.25
F IN.
MM 0.053
1.35 0.069
1.75 0.074
1.88 0.084
2.13
G IN.
MM 0.050 BSC
1.27 BSC
H IN.
MM 0.230
5.84 0.244
6.20 0.302
7.67 0.318
8.08
J IN.
MM 0.007
0.18 0.011
0.28 0.006
0.15 0.010
0.25
K IN.
MM 0.012
0.30 0.020
0.51 0.013
0.33 0.020
0.51
L IN.
MM 0.016
0.41 0.050
1.27 0.019
0.48 0.030
0.76
phi 0°8°0°8°
DS1302
14 of 14
DS1302S SERIAL TIM EKEEPER 16-PIN SOIC
PKG 16-PIN
DIM MIN MAX
AIN
MM
0.398
10.11
0.412
10.46
BIN
MM
0.290
7.37
0.300
7.62
CIN
MM
0.089
2.26
0.095
2.41
EIN
MM
0.004
0.102
0.012
0.30
FIN
MM
0.004
2.39
0.105
2.67
GIN
MM
0.050 BSC
1.27 BSC
HIN
MM
0.398
10.11
0.416
10.57
JIN
MM
0.009
0.229
0.013
0.33
KIN
MM
0.013
0.33
0.020
0.51
LIN
MM
0.016
0.40
0.040
1.02
phi 0°8°