
NXP Semiconductors CLRC663
High performance multi-protocol NFC frontend CLRC663 and CLRC663 plus
8.10.3.6 Receive command ........................................... 57
8.10.3.7 Transmit command .......................................... 57
8.10.3.8 Transceive command .......................................58
8.10.3.9 WriteE2 command ........................................... 58
8.10.3.10 WriteE2PAGE command ..................................58
8.10.3.11 ReadE2 command ........................................... 58
8.10.3.12 LoadReg command ......................................... 58
8.10.3.13 LoadProtocol command ...................................58
8.10.3.14 LoadKeyE2 command ..................................... 60
8.10.3.15 StoreKeyE2 command .....................................60
8.10.3.16 GetRNR command .......................................... 60
8.10.3.17 SoftReset command ........................................ 61
9 CLRC663 registers ............................................62
9.1 Register bit behavior ....................................... 62
9.2 Command configuration ...................................65
9.2.1 Command ........................................................ 65
9.3 SAM configuration register .............................. 65
9.3.1 HostCtrl ............................................................ 65
9.4 FIFO configuration register .............................. 66
9.4.1 FIFOControl ..................................................... 66
9.4.2 WaterLevel ....................................................... 67
9.4.3 FIFOLength ......................................................68
9.4.4 FIFOData ......................................................... 68
9.5 Interrupt configuration registers ....................... 68
9.5.1 IRQ0 register ................................................... 69
9.5.2 IRQ1 register ................................................... 69
9.5.3 IRQ0En register ...............................................70
9.5.4 IRQ1En ............................................................ 70
9.6 Contactless interface configuration
registers ........................................................... 71
9.6.1 Error ................................................................. 71
9.6.2 Status ...............................................................72
9.6.3 RxBitCtrl ...........................................................73
9.6.4 RxColl .............................................................. 74
9.7 Timer configuration registers ........................... 74
9.7.1 TControl ........................................................... 74
9.7.2 T0Control ......................................................... 75
9.7.2.1 T0ReloadHi ...................................................... 76
9.7.2.2 T0ReloadLo ..................................................... 76
9.7.2.3 T0CounterValHi ................................................77
9.7.2.4 T0CounterValLo ............................................... 77
9.7.2.5 T1Control ......................................................... 77
9.7.2.6 T1ReloadHi ...................................................... 78
9.7.2.7 T1ReloadLo ..................................................... 78
9.7.2.8 T1CounterValHi ................................................79
9.7.2.9 T1CounterValLo ............................................... 79
9.7.2.10 T2Control ......................................................... 79
9.7.2.11 T2ReloadHi ...................................................... 80
9.7.2.12 T2ReloadLo ..................................................... 80
9.7.2.13 T2CounterValHi ................................................81
9.7.2.14 T2CounterValLoReg ........................................ 81
9.7.2.15 T3Control ......................................................... 81
9.7.2.16 T3ReloadHi ...................................................... 82
9.7.2.17 T3ReloadLo ..................................................... 82
9.7.2.18 T3CounterValHi ................................................83
9.7.2.19 T3CounterValLo ............................................... 83
9.7.2.20 T4Control ......................................................... 83
9.7.2.21 T4ReloadHi ...................................................... 84
9.7.2.22 T4ReloadLo ..................................................... 85
9.7.2.23 T4CounterValHi ................................................85
9.7.2.24 T4CounterValLo ............................................... 85
9.8 Transmitter driver configuration registers .........86
9.8.1 DrvMode .......................................................... 86
9.8.2 TxAmp ..............................................................86
9.8.3 TxCon .............................................................. 87
9.8.4 Txl .................................................................... 87
9.9 Transmitter CRC configuration registers ..........88
9.9.1 TxCrcPreset ..................................................... 88
9.9.2 RxCrcCon ........................................................ 89
9.10 Transmitter data configuration registers ...........89
9.10.1 TxDataNum ......................................................90
9.10.2 TxDATAModWidth ............................................90
9.10.3 TxSym10BurstLen ........................................... 91
9.10.4 TxWaitCtrl ........................................................ 91
9.10.5 TxWaitLo .......................................................... 92
9.11 FrameCon ........................................................ 92
9.12 Receiver configuration registers ...................... 93
9.12.1 RxSofD .............................................................93
9.12.2 RxCtrl ............................................................... 93
9.12.3 RxWait ............................................................. 94
9.12.4 RxThreshold .....................................................95
9.12.5 Rcv ...................................................................95
9.12.6 RxAna .............................................................. 96
9.13 Clock configuration .......................................... 97
9.13.1 SerialSpeed ..................................................... 97
9.13.2 LFO_Trimm ...................................................... 98
9.13.3 PLL_Ctrl Register ............................................ 98
9.13.4 PLLDiv_Out ......................................................99
9.14 Low-power card detection configuration
registers ......................................................... 100
9.14.1 LPCD_QMin ...................................................100
9.14.2 LPCD_QMax ..................................................100
9.14.3 LPCD_IMin .....................................................101
9.14.4 LPCD_Result_I .............................................. 101
9.14.5 LPCD_Result_Q ............................................ 102
9.14.6 LPCD_Options ............................................... 102
9.15 Pin configuration ............................................103
9.15.1 PadEn ............................................................ 103
9.15.2 PadOut ...........................................................104
9.15.3 PadIn ..............................................................104
9.15.4 SigOut ............................................................ 105
9.16 Protocol configuration registers ..................... 106
9.16.1 TxBitMod ........................................................106
9.16.2 TxDataCon .....................................................106
9.16.3 TxDataMod .................................................... 107
9.16.4 TxSymFreq .................................................... 108
9.16.5 TxSym0 ..........................................................109
9.16.6 TxSym1 ..........................................................110
9.16.7 TxSym2 ..........................................................110
9.16.8 TxSym3 ..........................................................111
9.16.9 TxSym10Len ..................................................111
9.16.10 TxSym32Len ..................................................111
9.16.11 TxSym10BurstCtrl ..........................................112
9.16.12 TxSym10Mod Reg ......................................... 112
9.16.13 TxSym32Mod .................................................113
9.17 Receiver configuration ................................... 114
9.17.1 RxBitMod ....................................................... 114
9.17.2 RxEofSym ...................................................... 115
CLRC663 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2020. All rights reserved.
Product data sheet Rev. 5.0 — 27 November 2020
COMPANY PUBLIC 171150 182 / 183