
NCP12510
www.onsemi.com
14
APPLICATION INFORMATION
Introduction
NCP12510 implements a standard current mode
architecture where the switch−off event is dictated by the
peak current set point. This component represents the ideal
candidate where low part−count and cost effectiveness are
the key parameters, particularly in low−cost ac−dc adapters,
open−frame power supplies etc. Updated controller, the
NCP12510 packs all the necessary components normally
needed in today modern power supply designs, bringing
several enhancements such as a non−dissipative OPP,
OVP/OTP implementation, short−circuit protection with
pre−short ready for latched version and improved
consumption, robustness and ESD capabilities.
•Current−mode operation with internal slope
compensation: implementing peak current mode
control at a 65 or 100 kHz switching frequency, the
NCP12510 offers an internal slope compensation signal
that can easily by summed up to the sensed current. Sub
harmonic oscillations can thus be fought via the
inclusion of a simple resistor in series with the
current−sense information.
•Internal OPP: by routing a portion of the negative
voltage present during the on−time on the auxiliary
winding to the dedicated OPP pin (pin 3), the user has a
simple and non−dissipative means to alter the
maximum peak current set point as the bulk voltage
increases. If the pin is grounded, no OPP compensation
occurs. If the pin receives a negative voltage, then a
peak current is reduced down.
•Low startup and standby current: reaching a low
no−load standby power always represents a difficult
exercise when the controller draws a significant amount
of current during startup. The NCP12510 brings
improved consumption to easing the design of low
standby power adapters.
•EMI jittering: an internal low−frequency modulation
signal varies the pace at which the oscillator frequency
is modulated. This helps spreading out energy in
conducted noise analysis. To improve the EMI
signature at low power levels, the jittering is kept in
frequency foldback mode (light load conditions).
•Frequency foldback capability: a continuous flow of
pulses is not compatible with no−load/light−load
standby power requirements. To excel in this domain,
the controller observes the feedback pin and when it
reaches a level of Vfold(start), it starts reduce switching
frequency. When the feedback level reaches Vfold(end),
the frequency hits its lower stop at ftrans. When the
feedback pin goes further down and reaches VFB(freeze),
the peak current setpoint is internally frozen. Below this
point, if power continues to drop, the controller enters
classical skip−cycle mode, as both frequency and peak
current are frozen.
•Internal soft−start: a soft−start precludes the main
power switch from being stressed upon start−up. The
soft−start duration is internally fixed for time tSS and it
is activated during new startup sequence or during
recovering after auto−recovery double hiccup.
•Latch input: the controller includes a latch input (pin
3) that can be used to sense an over voltage or an over
temperature event on the adapter. If this pin is brought
higher than the internal reference voltage Vlatch for four
consecutive cycles, then the circuit is latched off – VCC
hiccups from VCC(min) voltage level with hysteresis
VCC(latch_hyst) = 550 mV typically, until a reset occurs.
The latch reset occurs when the user disconnects the
adapter from the mains and lets the VCC falls below the
VCC(reset) level. For the C version, despite an OVP/OTP
detection, the circuit autorecovers and never latches.
•Auto−recovery OVP on VCC: an OVP protects the
circuit against VCC runaways. If the fault is present at
least for time tOVP(del) then the OVP is validated and
the controller enters double hiccup mode. When the
VCC returns to a nominal level, the controller resumes
operation.
•Short−circuit protection: short−circuit and especially
overload protections are difficult to implement when a
strong leakage inductance between auxiliary and power
windings affects the transformer (the aux winding level
does not properly collapse in presence of an output
short). In this controller, every time the internal
maximum peak current limit Vlimit is activated (or less
when OPP is used), an error flag is asserted and a time
period starts thanks to an internal timer. When the timer
has elapsed while a fault is still present, the controller is
latched or enters an auto−recovery mode, depending on
the selected OCP option.
Please note that with active Pre−short option (could be
active only for latched OCP version), the part becomes
sensitive to the first UVLO event during the start−up
sequence. Any other UVLO events are ignored
afterwards – auto−recovery operation. With the first
drive pulse is generated armed flag. Armed flag is reset
after the first successful start−up sequence (the
controller gets into regulation). This is to pass the
pre−short test at power up:).
1. if the internal armed flag is active and an UVLO
event is sensed, the part is immediately latched.
2. if an UVLO signal is detected but the armed flag is
not asserted, double−hiccup auto−recovery occurs.
3. if the controller gets into regulation, the armed flag
is reset. Then UVLO event is sensed, the part is in
auto−recovery operation.