2013-2018 Microchip Technology Inc. DS70005144G-page 491
dsPIC33EVXXXGM00X/10X FAMILY
INDEX
A
Absolute Maximum Ratings .............................................. 343
AC Characteristics ............................................................ 353
10-Bit ADC Conversion Requirements ..................... 403
12-Bit ADC Conversion Requirements ..................... 401
12Cx Bus Data Requirements (Master Mode) .......... 390
ADC Module.............................................................. 397
ADC Module (10-Bit Mode)....................................... 399
ADC Module (12-Bit Mode)....................................... 398
CANx I/O Requirements ........................................... 393
Capacitive Loading Requirements on
Output Pins ....................................................... 353
DMA Module Requirements...................................... 403
External Clock Requirements ................................... 354
High Temperature ..................................................... 410
ADC Module (10-Bit Mode)............................... 414
ADC Module (12-Bit Mode)............................... 413
Internal FRC Accuracy...................................... 411
Internal LPRC Accuracy ................................... 411
PLL Clock ......................................................... 411
High-Speed PWMx Requirements ............................ 363
I/O Requirements...................................................... 356
I2Cx Bus Data Requirements (Slave Mode) ............. 392
Input Capture x (ICx) Requirements ......................... 361
Internal FRC Accuracy.............................................. 355
Internal LPRC Accuracy............................................ 355
Load Conditions ................................................ 353, 410
OCx/PWMx Mode Requirements.............................. 362
Op Amp/Comparator x Voltage Reference
Settling Time..................................................... 395
Output Compare x (OCx) Requirements................... 362
PLL Clock.................................................................. 355
Reset, Watchdog Timer, Oscillator Start-up Timer
and Power-up Timer Requirements .................. 358
SPI1 Master Mode (Full-Duplex, CKE = 0,
CKP = x, SMP = 1) Requirements .................... 380
SPI1 Master Mode (Full-Duplex, CKE = 1,
CKP = x, SMP = 1) ........................................... 378
SPI1 Master Mode (Half-Duplex, Transmit Only)
Requirements ................................................... 377
SPI1 Slave Mode (Full-Duplex, CKE = 0,
CKP = 0, SMP = 0) Requirements.................... 388
SPI1 Slave Mode (Full-Duplex, CKE = 0,
CKP = 1, SMP = 0) Requirements.................... 386
SPI1 Slave Mode (Full-Duplex, CKE = 1,
CKP = 0, SMP = 0) Requirements.................... 382
SPI1 Slave Mode (Full-Duplex, CKE = 1,
CKP = 1, SMP = 0) Requirements.................... 384
SPI2 Master Mode (Full-Duplex, CKE = 0,
CKP = x, SMP = 1) Requirements .................... 367
SPI2 Master Mode (Full-Duplex, CKE = 1,
CKP = x, SMP = 1) Requirements .................... 366
SPI2 Master Mode (Half-Duplex, Transmit Only)
Requirements ................................................... 365
SPI2 Slave Mode (Full-Duplex, CKE = 0,
CKP = 0, SMP = 0) Requirements.................... 375
SPI2 Slave Mode (Full-Duplex, CKE = 0,
CKP = 1, SMP = 0) Requirements.................... 373
SPI2 Slave Mode (Full-Duplex, CKE = 1,
CKP = 0, SMP = 0) Requirements.................... 369
SPI2 Slave Mode (Full-Duplex, CKE = 1,
CKP = 1, SMP = 0) Requirements.................... 371
Timer1 External Clock Requirements ....................... 359
Timer2 and Timer4 (Type B) External
Clock Requirements ......................................... 360
Timer3 and Timer5 (Type C) External
Clock Requirements ......................................... 360
UARTx I/O Requirements......................................... 393
ADC
10-Bit Configuration.................................................. 287
12-Bit Configuration.................................................. 287
Control Registers...................................................... 291
Helpful Tips............................................................... 290
Key Features ............................................................ 287
Alternate Interrupt Vector Table (AIVT) .............................. 97
Analog-to-Digital Converter. See ADC.
Assemblers
MPASM Assembler .................................................. 340
MPLAB Assembler, Linker, Librarian........................ 340
B
Bit-Reversed Addressing
Example...................................................................... 80
Implementation ........................................................... 79
Sequence Table (16-Entry) ........................................ 80
Block Diagrams
16-Bit Timer1 Module ............................................... 175
Accessing Program Memory with
Table Instructions ............................................... 83
ADCx Conversion Clock Period................................ 289
ADCx with Connection Options for ANx Pins
and Op Amps ................................................... 288
Addressing for Table Registers .................................. 85
Arbiter Architecture..................................................... 75
CALL Stack Frame ..................................................... 76
CANx Module ........................................................... 256
Comparator Voltage Reference Module ................... 316
Connections for On-Chip Voltage Regulator ............ 326
CPU Core ................................................................... 24
CTMU Module .......................................................... 282
Data Access from Program Space
Address Generation............................................ 82
Deadman Timer Module ........................................... 183
Digital Filter Interconnect.......................................... 304
DMA Controller ......................................................... 113
dsPIC33EVXXXGM00X/10X Family........................... 15
EDS Read Address Generation.................................. 70
EDS Write Address Generation.................................. 71
High-Speed PWMx Architectural Overview .............. 203
High-Speed PWMx Register Interconnection ........... 204
I2Cx Module ............................................................. 232
Input Capture x Module ............................................ 191
MCLR Pin Connections .............................................. 20
Multiplexing Remappable Output for RPn ................ 151
Op Amp/Comparator x Module................................. 303
Oscillator Circuit Placement ....................................... 21
Oscillator System...................................................... 125
Output Compare x Module ....................................... 195
Paged Data Memory Space ....................................... 72
Peripheral to DMA Controller.................................... 111
PLL Module .............................................................. 126
Recommended Minimum Connection ........................ 20
Remappable Input for U1RX .................................... 148
Reset System ............................................................. 94
SENTx Module ......................................................... 240
Shared I/O Port Structure ......................................... 145