Preliminary W26B021
128K
×
16 CMOS STATIC RAM
Publication Release Date: April 19, 2002
- 1 - Revision A1
GENERAL DESCRIPTION
The W26B021 is a normal speed, very low-power CMOS static RAM organized as 131,072 × 16 bits
that operates on a wide voltage range from 2.2V to 3.6V power supply. The W26B021T-LL,
W26B021T-LE and W26B021T-LI, can meet the requirement of various operating temperature. This
device is manufactured using Winbond’s high performance CMOS technology.
FEATURES
Low power consumption
Access time: 70, 100 nS
2.2V to 3.6V supply voltage
Fully static operation
All inputs and outputs directly TTL compatible
Three-state outputs
Battery back-up operation capability
Data retention voltage: 1.5V (min.)
Data byte control
#LB (I/O1 I/O8), #UB (I/O9 I/O16)
Available packages: 48-pin TSOP
PIN CONFIGURATION
32
28
22
21
20
19
18
17
1
48-pin
TSOP
3
4
5
6
7
8
9
10
11
12
13
14
15
16
2
A10
#OE
I/O16
A12
43
A6
A7
A5
A8
A11
A9
#UB
42
38
#LB
I/O15
I/O14
I/O13
I/O10
I/O11
I/O12
V
DD
VSS
I/O9
A3
A2
A1
I/O7
I/O6
I/O5
I/O4
I/O8
VSS
I/O3
I/O2
I/O1
A13
A4
#WE
A15
A14 A16
CS2
23
24 A0
#CS1
46
44
41
40
39
35
31
30
29
27
26
25
37
36
34
33
48
47
45
NC
NC
NC
NC
NC
NC
BLOCK DIAGRAM
CORE CELL ARRAY
1024 ROWS
128 X 16 COLUMNS
DATA
CNTRL.
CLK
R
O
W
D
E
C
O
D
E
R
A6
I/O CKT.
COLUMN DECODER
#WE
#OE
CLK GEN. PRECHARGE CKT.
A5
A4
A3
A2
A1
A0
#CS
A16
A15
A14
A13
A12A10
A8
A7
I/O1
I/O16
:
A9 A11
#UB
#LB
PIN DESCRIPTION
SYMBOL DESCRIPTION
A0 A16 Address Inputs
I/O1 I/O16 Data Inputs/Outputs
#CS1 Chip Select Input 1, Low Active
CS2 Chip Select Input 2, High Active
#WE Write Enable Input
#LB Lower byte select
#UB Upper byte select
#OE Output Enable Input
VDD Power Supply
VSS Ground
NC No Connection
Preliminary W26B021
- 2 -
TRUTH TABLE
#CS1
CS2
#OE
#WE
#LB
#UB
MODE I/O1
I/O8
I/O9
I/O16
VDD
CURRENT
H X X X X X Not Selected High Z High Z ISB, ISB1
X L X X X X Not Selected High Z High Z ISB, ISB1
X X X X H H Not Selected High Z High Z ISB, ISB1
L H H H X X Output Disable High Z High Z IDD
L H L H L L 2 Bytes Read DOUT DOUT IDD
L H L H L H Lower Byte Read
DOUT High Z IDD
L H L H H L Upper Byte Read
High Z DOUT IDD
L H X L L L 2 Bytes Write DIN DIN IDD
L H X L L H Lower Byte Write
DIN High Z IDD
L H X L H L Upper Byte Write
High Z DIN IDD
Preliminary W26B021
Publication Release Date: April 19, 2002
- 3 - Revision A1
DC CHARACTERISTICS
Absolute Maximum Ratings
PARAMETER RATING UNIT
Supply Voltage to VSS Potential -0.5 to +4.6 V
Input/Output to VSS Potential -0.5 to VDD +0.5 V
Allowable Power Dissipation 1.0 W
Storage Temperature -65 to +150 °C
LL 0 to 70 °C
LE -20 to 85 °C
Operating Temperature
LI -40 to 85 °C
Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability
of the device.
Operating Characteristics
(VSS = 0V; TA (°C) = 0 to 70 for LL, -20 to 85 for LE, -40 to 85 for LI)
W26B021
PARAMETER SYM.
TEST
CONDITIONS MIN. MAX. UNIT
Operating Power Voltage
VDD - 2.2 3.6 V
Input Low Voltage VIL - -0.3 +0.4 V
VDD = 2.7V to 3.6V +2.4 VDD +0.4
Input High Voltage VIH VDD = 2.2V to 2.7V +2.0 VDD +0.3
V
Input Leakage Current ILI VIN = VSS to VDD -1 +1 µA
Output Leakage Current ILO VI/O = VSS to VDD; #CS1 = VIH (min.)
or CS2 = VIL (max.) or #OE = VIH (min.)
or #WE = VIL (max.) -1 +1 µA
IOL = +1.0 mA, VDD = 2.7V to 3.6V - 0.4
Output Low Voltage VOL IOL = +1.0 mA, VDD = 2.2V to 2.7V - 0.4 V
IOH = -0.5 mA, VDD = 2.7V to 3.6V 2.4 -
Output High Voltage VOH IOH = -0.5 mA, VDD = 2.2V to 2.7V 1.8 - V
Operating Power
Supply Current IDD #CS1 = VIL (max.) and CS2 = VIH (min.),
I/O = 0 mA; Cycle = min. Duty = 100% - 20 mA
ISB #CS1 = VIH (min.) or CS2 = VIL (max.) - 0.3 mA
Standby Power
Supply Current ISB1 #CS1 VDD -0.2V, CS2 VDD -0.2V or
#CS1 0.2V, CS2 0.2V - 5 µA
Preliminary W26B021
- 4 -
CAPACITANCE
(TA = 25° C, f = 1 MHz)
PARAMETER SYM. CONDITIONS MAX. UNIT
Input Capacitance CIN VIN = 0V 8 pF
Input/Output Capacitance CI/O VOUT = 0V 10 pF
Note: These parameters are sampled but not 100% tested.
AC CHARACTERISTICS
AC Test Conditions
PARAMETER CONDITIONS
Input Pulse Levels 0V to 3.0V
Input Rise and Fall Times 5 nS
Input and Output Timing Reference Level 1.5V
Output Load See the drawing below
AC Test Loads and Waveform
90% 90%
5 nS
10%
5 nS 10%
OUTPUT OUTPUT
3.0V
0V
100 pF
Including
Jig and
Scope
5 pF
Including
Jig and
Scope
1 TTL 1 TTL
CLZ, OLZ, CHZ, OHZ, WHZ, OW
(For T T T T T T )
Preliminary W26B021
Publication Release Date: April 19, 2002
- 5 - Revision A1
AC Characteristics, continued
(VSS = 0V; TA (°C) = -20 to 85 for LE, -40 to 85 for LI)
Read Cycle
W26B021-70 W26B021-10
PARAMETER SYM. MIN. MAX. MIN. MAX. UNIT
Read Cycle Time TRC 70 - 100 - nS
Address Access Time TAA - 70 - 100 nS
Chip Select Access Time TACS - 70 - 100 nS
Output Enable to Output Valid TAOE - 35 - 50 nS
#UB, #LB Access Tim TBA - 70 - 100 nS
Chip Selection to Output in Low Z TCLZ* 10 - 10 - nS
Output Enable to Output in Low Z TOLZ* 5 - 5 - nS
#UB, #LB Enable to Output in Low Z TBLZ* 5 - 5 - nS
Chip Deselection to Output in High Z TCHZ* - 30 - 35 nS
Output Disable to Output in High Z TOHZ* - 30 - 35 nS
#UB, #LB Disable to Output in High Z TBHZ* - 30 - 35 nS
Output Hold from Address Change TOH 10 - 10 - nS
These parameters are sampled but not 100% tested
Write Cycle
W26B021-70 W26B021-10
PARAMETER SYM. MIN. MAX. MIN. MAX. UNIT
Write Cycle Time TWC 70 - 100 - nS
Chip Selection to End of Write TCW 60 - 80 - nS
Address Valid to End of Write TAW 60 - 80 - nS
#UB, #LB Select to End of Write TBW 60 - 80 - nS
Address Setup Time TAS 0 - 0 - nS
Write Pulse Width TWP 55 - 60 - nS
Write Recovery Time #CS1, CS2, #WE TWR 0 - 0 - nS
Data Valid to End of Write TDW 40 - 40 - nS
Data Hold from End of Write TDH 0 - 0 - nS
Write to Output in High Z TWHZ* - 30 - 35 nS
Output Disable to Output in High Z TOHZ* - 30 - 35 nS
Output Active from End of Write TOW 5 - 5 - nS
These parameters are sampled but not 100% tested
Preliminary W26B021
- 6 -
TIMING WAVEFORMS
Read Cycle 1
(Address Controlled)
Address
TRC
TAA
TOH TOH
DOUT
Read Cycle 2
(Chip Select Controlled, #OE = VIL, #WE= VIH)
Address
RC
T
#CS1
TACS TCHZ
#UB / #LB
TCLZ
DTBLZ
OUT
TBHZ
T
#OE
OHZ
TOLZ TBA
TAOE
HIGH-Z
HIGH-Z
CS2
Preliminary W26B021
Publication Release Date: April 19, 2002
- 7 - Revision A1
Timing Waveforms, continued
Read Cycle 3
(Output Enable Controlled)
Address
TRC
C
#CS1
TAA
#OE
TAOE
TOLZ
TOH
D
TACS
OUT CLZ
TCHZ
TTOHZ
CS2
Write Cycle 1
(#OE Clock)
Address
#OE
TWC
TWR
#CS1 TCW
#WE
D
D
OUT
IN
TAW TWP
TAS
TDW TDH
BW
T
#UB/#LB
CS2
Preliminary W26B021
- 8 -
Timing Waveforms, continued
Write Cycle 2
(#OE = VIL Fixed)
Address
TWC
T T
#CS1
CW WR
TBW
#WE
D
D
TT
T
T
T
T
(2) (3)
T
T
AW
WP
OW
WHZ (1, 4)
DW DH
OH
AS
OUT
IN
#UB/#LB
CS2
Notes:
1. During this period, I/O pins are in the output state, so input signals of opposite phase to the outputs should not be applied.
2. The data output from DOUT are the same as the data written to DIN during the write cycle.
3. DOUT provides the read data for the next address.
4. Transition is measured ±500 mV from steady state with CL = 5 pF. This parameter is guaranteed but not 100% tested.
Preliminary W26B021
Publication Release Date: April 19, 2002
- 9 - Revision A1
DATA RETENTION CHARACTERISTICS
(TA (°C) = -20 to 85 for LE; -40 to 85 for LI)
PARAMETER SYM.
TEST CONDITIONS MIN.
TYP.
MAX.
UNIT
VDD for Data Retention VDR #CS1 VDD-0.2V or
CS2 0.2V 1.5 - - V
Data Retention Current IDDDR
#CS1 VDD -0.2V or
CS2 0.2V, VDD = 3.0V - - 5 µA
Chip Deselect to Data
Retention Time TCDR See data retention waveform
0 - - nS
Operation Recovery Time TR TRC*
- - nS
* Read Cycle Time
DATA RETENTION WAVEFORM
TCDR
VDD
TR
#CS1
VDR 1.5V
=
>
-0.2V
DD
V
#CS1
=
>
0.9 x DD
V0.9 x DD
V
CS2 CS2 0.2V
=
<
Preliminary W26B021
- 10 -
ORDERING INFORMATION
PART NO.
ACCESS
TIME
(nS)
OPERATING VOLTAGE
(V)
STANDBY CURRENT
(µA)
OPERATING
TEMPERATURE
(
°
C)
PACKAGE
W26B021T70LL 70 3V/5 µA 0 to 70 48L TSOP-I
W26B021T70LE 70 3V/5 µA -20 to 85 48L TSOP-I
W26B021T70LI 70 3V/5 µA -40 to 85 48L TSOP-I
W26B021T10LL 70 3V/5 µA 0 to 70 48L TSOP-I
W26B021T10LE 100 3V/5 µA -20 to 85 48L TSOP-I
W26B021T10LI 100 3V/5 µA -40 to 85 48L TSOP-I
Notes:
1. Winbond reserves the right to make changes to its products without prior notice.
2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications
where personal injury might occur as a consequence of product failure.
Preliminary W26B021
Publication Release Date: April 19, 2002
- 11 - Revision A1
PACKAGE DIMENSION
TSOP48
48-Pin Standard Thin Small Outline Package (measured in millimeters)
SYMBOL Min. Min. Max.
Max. Nom.
Nom.
INCH
MILLIMETER
Preliminary W26B021
- 12 -
VERSION HISTORY
VERSION DATE PAGE DESCRIPTION
A1 Apr. 19, 2002
- Initial Issued
Headquarters
No. 4, Creation Rd. III,
Science-Based Industrial Park,
Hsinchu, Taiwan
TEL: 886-3-5770066
FAX: 886-3-5665577
http://www.winbond.com.tw/
Taipei Office
TEL: 886-2-8177-7168
FAX: 886-2-8751-3579
Winbond Electronics Corporation America
2727 North First Street, San Jose,
CA 95134, U.S.A.
TEL: 1-408-9436666
FAX: 1-408-5441798
Winbond Electronics (H.K.) Ltd.
No. 378 Kwun Tong Rd.,
Kowloon, Hong Kong
FAX: 852-27552064
Unit 9-15, 22F, Millennium City,
TEL: 852-27513100
Please note that all data and specifications are subject to change without notice.
All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.
Winbond Electronics (Shanghai) Ltd.
200336 China
FAX: 86-21-62365998
27F, 2299 Yan An W. Rd. Shanghai,
TEL: 86-21-62365999
Winbond Electronics Corporation Japan
Shinyokohama Kohoku-ku,
Yokohama, 222-0033
FAX: 81-45-4781800
7F Daini-ueno BLDG, 3-7-18
TEL: 81-45-4781881
9F, No.480, Rueiguang Rd.,
Neihu Chiu, Taipei, 114,
Taiwan, R.O.C.