HIGH-SPEED 64K x 8 DUAL-PORT STATIC RAM IDT7008S/L LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018 Features True Dual-Ported memory cells which allow simultaneous reads of the same memory location High-speed access - Commercial: 15/20/25/35/55ns (max.) - Industrial: 20/55ns (max.) Low-power operation - IDT7008S Active: 750mW (typ.) Standby: 5mW (typ.) - IDT7008L Active: 750mW (typ.) Standby: 1mW (typ.) Dual chip enables allow for depth expansion without external logic IDT7008 easily expands data bus width to 16 bits or more using the Master/Slave select when cascading more than one device M/S = VIH for BUSY output flag on Master, M/S = VIL for BUSY input on Slave Interrupt Flag On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port TTL-compatible, single 5V (10%) power supply Available in 84-pin PGA, 84-pin PLCC, and a 100-pin TQFP Industrial temperature range (-40C to +85C) is available for selected speeds Green parts available, see ordering information Functional Block Diagram R/WL CE0L CE1L OEL R/WR CE0R CE1R OE R I/O Control I/O0-7L I/O Control I/O0-7R (1,2) BUSYL A15L A0L BUSYR 64Kx8 MEMORY ARRAY 7008 Address Decoder 16 CE0L CE1L OEL R/W L Address Decoder (1,2) A15R A 0R 16 ARBITRATION INTERRUPT SEMAPHORE LOGIC SEML (2) INTL (1) M/S NOTES: 1. BUSY is an input as a Slave (M/S = VIL) and an output when it is a Master (M/S = VIH). 2. BUSY and INT are non-tri-state totem-pole outputs (push-pull). CE0R CE1R OER R/WR SEMR (2) INT R 3198 drw 01 MARCH 2018 1 (c)2018 Integrated Device Technology, Inc. DSC 3198/12 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Description The IDT7008 is a high-speed 64K x 8 Dual-Port Static RAM. The IDT7008 is designed to be used as a stand-alone 512K-bit Dual-Port RAM or as a combination MASTER/SLAVE Dual-Port RAM for 16-bit-or-more word systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-bit or wider memory system applications results in full-speed, errorfree operation without the need for additional discrete logic. This device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature controlled by the chip enables (CE0 and CE1) permit the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using a CMOS high-performance technology, these devices typically operate on only 750mW of power. The IDT7008 is packaged in a 84-pin Ceramic Pin Grid Array (PGA), a 84-pin Plastic Leadless Chip Carrier (PLCC) and a 100-pin Thin Quad Flatpack (TQFP). A6L A5L A4L A3L A2L A1L A0L NC INTL BUSYL GND M/S BUSYR INTR A0R A1R A2R A3R A4R A5R A6R Pin Configurations(1,2,3) A9L A10L A11L A12L A13L A14L A15L NC Vcc NC NC CE0L CE1L SEML RIWL OEL GND GND NC 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 33 11 34 10 35 9 36 8 37 7 38 6 77 52 76 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 7475 A7R A8R A9R A10R A11R A12R A13R A14R A15R NC GND NC NC CE0R CE1R SEMR R/WR OER GND GND NC I/O7L I/O6L I/O5L I/O4L I/O3L I/O2L GND I/O1L I/O0L Vcc GND I/O0R I/O1R I/O2R Vcc I/O3R I/O4R I/O5R I/O6R I/O7R NC A7L A8L 3198 drw 02 39 40 41 42 43 44 45 46 7008 J84(3,4) 5 4 3 2 1 84 83 82 81 80 79 78 47 48 49 50 51 NOTES: 1. All Vcc pins must be connected to power supply. 2. Package body is approximately 1.15 in x 1.15 in x .17 in. 3. This package code is used to reference the package diagram. 4. All GND pins must be connected to ground supply. 2 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges NC NC A7R A8R A9R A10R A11R A12R A13R A14R A15R NC GND NC NC NC NC CE0R CE1R SEMR R/WR OER GND GND NC Pin Configurations(1,2,3) (con't.) 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 76 50 49 77 48 78 47 79 46 45 80 81 44 82 83 43 42 84 85 86 87 88 89 41 40 7008 PN100(3) 39 38 37 36 90 91 35 34 92 93 33 32 31 94 95 96 97 98 99 100 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 30 29 28 27 26 25 NC NC A7L A8L A9L A10L A11L A12L A13L A14L A15L NC Vcc NC NC NC NC CE0L CE1L SEML R/WL OEL GND NC NC NC NC A6R A5R A4R A3R A2R A1R A0R INTR BUSYR M/S GND BUSYL INTL NC A0L A1L A2L A3L A4L A5L A6L NC NC NOTES: 1. All Vcc pins must be connected to power supply. 2. Package body is approximately 14mm x 14mm x 1.4mm. 3. This package code is used to reference the package diagram. 3 6.42 NC NC NC I/O7R I/O6R I/O5R I/O4R I/O3R Vcc I/O2R I/O1R I/O0R GND Vcc I/O0L I/O1L GND I/O2L I/O3L I/O4L I/O5L I/O6L I/O7L NC GND 3198 drw 03 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Pin Configurations(1,2,3) (con't) 63 11 61 64 66 A4R 10 62 69 44 R/WR GND 41 79 33 IDT7008G G84(4) GND 32 84-PIN PGA TOP VIEW(5) 78 31 7 1 84 2 A 5 A8L 4 A9L B 11 A13L A7L 3 A6L 30 I/O0L 27 I/O2L I/O3L A5L A4L Vcc I/O1L 26 83 82 36 29 GND A2L A3L I/O1R Vcc 28 A0L I/O3R 34 I/O2R GND 80 81 I/O5R 37 35 I/O0R M/S NC A1L 39 I/O7R I/O4R 74 77 INT L I/O6R NC NC 73 A0R NC 40 43 52 GND 42 GND 38 70 76 01 45 OER A2R 71 75 02 CE0R CE1R 46 SEMR 47 50 53 A13R 48 NC 49 A14R A11R 51 NC 68 06 BUSYL 03 56 57 07 BUSYR INTR 04 59 54 A15R A5R A1R 72 05 55 A12R A8R A6R A3R 08 58 A10R 65 67 09 60 A9R A7R 8 6 A10L C 10 A14L A11L 12 9 23 NC Vcc 14 17 CE0L NC 15 13 25 I/O6L 20 R/WL 16 22 18 24 I/O7L GND 19 A12L A15L CE1L NC SEML OEL D E F G H J I/O4L I/O5L 21 GND K NC L 3198 drw 04 INDEX NOTES: 1. All Vcc pins must be connected to power supply. 2. All GND pins must be connected to ground supply. 3. Package body is approximately 1.12 in x 1.12 in x .16 in. 4. This package code is used to reference the package diagram. 5. This text does not indicate orientation of the actual part marking. Pin Names Left Port Right Port Names CE0L, CE1L CE0R, CE1R Chip Enables R/WL R/WR Read/Write Enable OEL OER Output Enable A0L - A15L A0R - A15R Address I/O0L - I/O7L I/O0R - I/O7R Data Input/Output SEML SEMR Semaphore Enable INTL INTR Interrupt Flag BUSYL BUSYR Busy Flag M/S Master or Slave Select VCC Power GND Ground 3198 tbl 01 4 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Truth Table I: Chip Enable(1) CE0 CE1 VIL VIH < 0.2V >VCC -0.2V Port Selected (CMOS Active) VIH X Port Deselected (TTL Inactive) X VIL Port Deselected (TTL Inactive) >VCC -0.2V X Port Deselected (CMOS Inactive) X <0.2V Port Deselected (CMOS Inactive) CE L H Mode Port Selected (TTL Active) NOTES: 1. Chip Enable references are shown above with the actual CE0 and CE1 levels, CE is a reference only. 3198 tbl 02 Truth Table II: Non-Contention Read/Write Control Inputs(1) Outputs CE(2) R/W OE SEM I/O0-7 H X X H High-Z Deselected: Power-Down L L X H DATAIN Write to memory L H L H DATAOUT X X H X High-Z Mode Read memory Outputs Disabled 3198 tbl 03 NOTES: 1. A0L - A15L A0R - A15R. 2. Refer to Chip Enable Truth Table. Truth Table III: Semaphore Read/Write Control(1) Inputs Outputs CE(2) R/W OE SEM I/O0-7 H H L L DATAOUT Read Semaphore Flag Data Out H X L DATAIN Write I/O0 into Semaphore Flag L X X L ______ Mode Not Allowed NOTES: 1. There are eight semaphore flags written to via I/O0 and read from all the I/Os (I/O0-I/O7). These eight semaphore flags are addressed by A0-A2. 2. Refer to Chip Enable Truth Table. 5 6.42 3198 tbl 04 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Absolute Maximum Ratings(1) Symbol Rating Commercial & Industrial Unit V TERM(2) Terminal Voltage with Respect to GND -0.5 to +7.0 V TBIAS Temperature Under Bias -55 to +125 o TSTG Storage Temperature -65 to +150 IOUT DC Output Current o 50 Recommended DC Operating Conditions Symbol C C mA VCC Supply Voltage GND Ground 3198 tbl 05 Commercial Industrial GND Vcc 0 C to +70 C 0V 5.0V + 10% -40 C to +85 C 0V 5.0V + 10% O O O Max. Unit 4.5 5.0 5.5 V 0 0 0 V Input High Voltage 2.2 ____ VIL Input Low Voltage -0.5(1) ____ (2) 6.0 0.8 V V 3198 tbl 07 Capacitance (TA = +25C, f = 1.0mhz) (TQFP Only) Symbol COUT(2) Maximum Operating Temperature and Supply Voltage(1) O Typ. VIH CIN Ambient Temperature Min. NOTES: 1. VIL > -1.5V for pulse width less than 10ns. 2. VTERM must not exceed Vcc + 10%. NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to < 20mA for the period of VTERM > Vcc + 10%. Grade Parameter Parameter Input Capacitance Output Capacitance Conditions Max. Unit VIN = 0V 9 pF VOUT = 0V 10 pF 3198 tbl 08 NOTES: 1. This parameter is determined by device characterization but is not production tested. 2. COUT also references CI/O. 3198 tbl 06 NOTES: 1. This is the parameter TA. This is the "instant on" case tempreature. DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(2) (VCC = 5.0V 10%) 7008S Symbol Parameter Min. Max. Min. Max. Unit VCC = 5.5V, VIN = 0V to V CC ___ 10 ___ 5 A Output Leakage Current CE = VIH, VOUT = 0V to V CC ___ 10 ___ 5 A VOL Output Low Voltage IOL = 4mA ___ 0.4 ___ 0.4 V VOH Output High Voltage IOH = -4mA 2.4 ___ 2.4 ___ |ILI| (1) Input Leakage Current |ILO| Test Conditions 7008L V 3198 tbl 09 NOTES: 1. At Vcc < 2.0V, input leakages are undefined. 2. Refer to Chip Enable Truth Table. 6 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1,6) (VCC = 5.0V 10%) 7008X15 Com'l Only Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Dynamic Operating Current (Both Ports Active) Standby Current (Both Ports - TTL Level Inputs) Standby Current (One Port - TTL Level Inputs) Full Standby Current (Both Ports - All CMOS Level Inputs) Full Standby Current (One Port - All CMOS Level Inputs) Test Condition Version 7008X20 Com'l & Ind 7008X25 Com'l Only Typ.(2) Max. Typ.(2) Max. Typ.(2) Max. Unit 190 180 325 285 180 170 305 265 mA COM'L S L 205 200 365 325 IND S L ___ ___ ___ ___ ___ ___ ___ ___ 180 335 ___ ___ COM'L S L 65 65 110 90 50 50 90 70 40 40 85 60 IND S L ___ ___ ___ ___ ___ ___ ___ ___ 50 85 ___ ___ CE"A" = V IL and CE"B" = V IH(5) Active Port Outputs Disabled, f=fMAX(3) SEMR = SEML = V IH COM'L S L 130 130 245 215 115 115 215 185 105 105 200 170 IND S L ___ ___ ___ ___ ___ ___ ___ ___ 115 220 ___ ___ Both Ports CEL and CER > V CC - 0.2V V IN > V CC - 0.2V or V IN < 0.2V, f = 0(4) SEMR = SEML > V CC - 0.2V COM'L S L 1.0 0.2 15 5 1.0 0.2 15 5 1.0 0.2 15 5 IND S L ___ ___ ___ ___ ___ ___ ___ ___ 0.2 10 ___ ___ CE"A" < 0.2V and CE"B" > V CC - 0.2V (5) SEMR = SEML > V CC - 0.2V V IN > V CC - 0.2V or V IN < 0.2V Active Port Outputs Disabled f = fMAX(3) COM'L S L 120 120 220 190 110 110 190 160 100 100 170 145 IND S L ___ ___ ___ ___ ___ ___ ___ ___ 110 195 ___ ___ CE = V IL, Outputs Disabled SEM = V IH f = fMAX(3) CEL = CER = V IH SEMR = SEML = V IH f = fMAX(3) mA mA mA mA 3198 tbl 10a 7008X35 Com'l Only Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Dynamic Operating Current (Both Ports Active) Standby Current (Both Ports - TTL Level Inputs) Standby Current (One Port - TTL Level Inputs) Full Standby Current (Both Ports - All CMOS Level Inputs) Full Standby Current (One Port - All CMOS Level Inputs) 7008X55 Com'l & Ind Typ.(2) Max. Typ.(2) Max. Unit COM'L S L 160 160 295 255 150 150 270 230 mA IND S L _____ _____ _____ _____ 150 150 310 270 COM'L S L 30 30 85 60 20 20 85 60 IND S L _____ _____ _____ _____ 13 13 100 80 CE"A" = V IL and CE"B" = V IH(5) Active Port Outputs Disabled, f=fMAX(3) SEMR = SEML = V IH COM'L S L 95 95 185 155 85 85 165 135 IND S L _____ _____ _____ _____ 85 85 195 165 Both Ports CEL and CER > V CC - 0.2V V IN > V CC - 0.2V or V IN < 0.2V, f = 0(4) SEMR = SEML > V CC - 0.2V COM'L S L 1.0 0.2 15 5 1.0 0.2 15 5 IND S L _____ _____ _____ _____ 1.0 0.2 30 10 CE"A" < 0.2V and CE"B" > V CC - 0.2V (5) SEMR = SEML > V CC - 0.2V V IN > V CC - 0.2V or V IN < 0.2V Active Port Outputs Disabled f = fMAX(3) COM'L S L 90 90 160 135 80 80 135 110 ___ ___ ___ ___ 80 80 175 150 Test Condition CE = V IL, Outputs Disabled SEM = V IH f = fMAX(3) CEL = CER = V IH SEMR = SEML = V IH Version IND S L mA mA mA mA 3198 tbl 10b NOTES: 1. 'X' in part numbers indicates power rating (S or L) 2. VCC = 5V, TA = +25C, and are not production tested. ICCDC = 120mA (Typ.) 3. At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/ tRC, and using "AC Test Conditions" of input levels of GND to 3V. 4. f = 0 means no address or control lines change. 5. Port "A" may be either left or right port. Port "B" is the opposite from port "A". 6. Refer to Chip Enable Truth Table. 7 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges AC Test Conditions 5V Input Pulse Levels GND to 3.0V Input Rise/Fall Times 893 5ns Max. Input Timing Reference Levels 1.5V Output Reference Levels 1.5V Output Load 5V DATAOUT BUSY INT 893 DATAOUT 30pF 347 347 5pF* Figures 1 and 2 3198 tbl 11 3198 drw 05 3198 drw 06 Figure 1. AC Output Test Load Figure 2. Output Test Load (for tLZ, tHZ, tWZ, tOW) * Including scope and jig. Waveform of Read Cycles(5) tRC ADDR (4) tAA (4) tACE CE(6) tAOE (4) OE R/W tLZ tOH (1) (4) DATAOUT VALID DATA tHZ (2) BUSYOUT tBDD (3,4) 3198 drw 07 Timing of Power-Up Power-Down CE ICC (6) tPU tPD ISB 3198 drw 08 , NOTES: 1. Timing depends on which signal is asserted last, OE or CE. 2. Timing depends on which signal is de-asserted first CE or OE. 3. tBDD delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relation to valid output data. 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA or tBDD. 5. SEM = VIH. 6. Refer to Chip Enable Truth Table. 8 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(6) 7008X15 Com'l Only Symbol Parameter 7008X20 Com'l & Ind 7008X25 Com'l Only 7008X35 Com'l Only 7008X55 Com'l & Ind Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit READ CYCLE tRC Read Cycle Time 15 ____ 20 ____ 25 ____ 35 ____ 55 ____ ns tAA Address Access Time ____ 15 ____ 20 ____ 25 ____ 35 ____ 55 ns tACE Chip Enable Access Time (4) ____ 15 ____ 20 ____ 25 ____ 35 ____ 55 ns tAOE Output Enable Access Time ____ 10 ____ 12 ____ 13 ____ 20 ____ 30 ns tOH Output Hold from Address Change ns tLZ tHZ tPU Output Low-Z Time 3 ____ 3 ____ 3 ____ 3 ____ 3 ____ (1,2) 3 ____ 3 ____ 3 ____ 3 ____ 3 ____ ns (1,2) ____ 10 ____ 12 ____ 15 ____ 15 ____ 25 ns 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns ____ 15 ____ 20 ____ 25 ____ 35 ____ 50 ns 10 ____ 12 ____ 15 ____ 15 ____ ns ____ 20 ____ 25 ____ 35 ____ 55 ns Output High-Z Time Chip Enable to Power Up Time (2) (2) tPD Chip Disable to Power Down Time tSOP Semaphore Flag Update Pulse (OE or SEM) 10 ____ tSAA Semaphore Address Access Time ____ 15 3198 tbl 12 AC Electrical Characteristics Over the Operating Temperature and Supply Voltage(6) 7008X15 Com'l Only Symbol Parameter 7008X20 Com'l & Ind 7008X25 Com'l Only 7008X35 Com'l Only 7008X55 Com'l & Ind Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE tWC Write Cycle Time 15 ____ 20 ____ 25 ____ 35 ____ 55 ____ ns tEW (3) Chip Enable to End-of-Write 12 ____ 15 ____ 20 ____ 30 ____ 45 ____ ns tAW Address Valid to End-of-Write 12 ____ 15 ____ 20 ____ 30 ____ 45 ____ ns 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns ns (3) tAS Address Set-up Time tWP Write Pulse Width 12 ____ 15 ____ 20 ____ 25 ____ 40 ____ tWR Write Recovery Time 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns tDW Data Valid to End-of-Write 10 ____ 15 ____ 15 ____ 15 ____ 30 ____ ns ____ 10 ____ 12 ____ 15 ____ 15 ____ 25 ns 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns ____ 10 ____ 12 ____ 15 ____ 15 ____ 25 ns 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns 5 ____ 5 ____ 5 ____ 5 ____ ns 5 ____ 5 ____ 5 ____ 5 ____ ns (1,2) tHZ Output High-Z Time tDH Data Hold Time(5) tWZ Write Enable to Output in High-Z(1,2) tOW Output Active from End-of-Write (1,2,5) tSWRD SEM Flag Write to Read Time 5 ____ tSPS SEM Flag Contention Window 5 ____ 3198 tbl 13 NOTES: 1. Transition is measured 0mV from Low- or High-impedance voltage with Output Test Load (Figure 2). 2. This parameter is guaranteed by device characterization, but is not production tested. 3. To access RAM, CE= VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. Either condition must be valid for the entire tEW time. 4. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE= VIH and SEM = VIL. 5. The specification for tDH must be met by the device supplying write data to the RAM under all operating conditions. Although tDH and tOW values will vary over voltage and temperature, the actual tDH will always be smaller than the actual tOW. 6. 'X' in part numbers indicates power rating (s or L). 9 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,5,8) tWC ADDRESS tHZ (7) OE tAW (9,10) CE or SEM tWP (2) tAS(6) tWR (3) R/W tWZ (7) tOW (4) DATAOUT (4) tDW tDH DATAIN 3198 drw 09 Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,5) tWC ADDRESS tAW CE or SEM(9,10) tAS (6) (3) tEW (2) tWR R/W tDW tDH DATAIN 3198 drw 10 NOTES: 1. R/W or CE must be HIGH during all address transitions. 2. A write occurs during the overlap (tEW or tWP) of a LOW CE and a LOW R/W for memory array writing cycle. 3. tWR is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle. 4. During this period, the I/O pins are in the output state and input signals must not be applied. 5. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state. 6. Timing depends on which enable signal is asserted last, CE or R/W. 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). 8. If OE is LOW during R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified tWP. 9. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. tEW must be met for either condition. 10. Refer to Chip Enable Truth Table. 10 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Timing Waveform of Semaphore Read after Write Timing, Either Side(1) tSAA A0-A2 VALID ADDRESS tAW tOH VALID ADDRESS tWR tACE tEW SEM tDW tSOP DATAOUT VALID(2) DATAIN VALID DATA0 tAS tWP tDH R/W tSWRD OE tAOE tSOP Write Cycle Read Cycle 3198 drw 11 NOTES: 1. CE = VIH for the duration of the above timing (both write and read cycle) (Refer to Chip Enable Truth Table). 2. "DATAOUT VALID" represents all I/O's (I/O0 - I/O15) equal to the semaphore value. Timing Waveform of Semaphore Write Contention(1,3,4) A0"A"-A2"A" (2) SIDE "A" MATCH R/W"A" SEM"A" tSPS A0"B"-A2"B" (2) SIDE "B" MATCH R/W"B" SEM"B" 3198 drw 12 NOTES: 1. DOR = DOL = VIL, CEL = CER = VIH (Refer to Chip Enable Truth Table). 2. All timing is the same for left and right ports. Port "A" may be either left or right port. "B" is the opposite from port "A". 3. This parameter is measured from R/W"A" or SEM"A" going HIGH to R/W"B" or SEM"B" going HIGH. 4. If tSPS is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. 11 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(6) 7008X15 Com'l Only 7008X20 Com'l & Ind 7008X25 Com'l Only 7008X35 Com'l Only 7008X55 Com'l & Ind Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit BUSY Access Time from Address Match ____ 15 ____ 20 ____ 20 ____ 20 ____ 45 ns tBDA BUSY Disable Time from Address Not Matched ____ 15 ____ 20 ____ 20 ____ 20 ____ 40 ns tBAC BUSY Access Time from Chip Enable Low ____ 15 ____ 20 ____ 20 ____ 20 ____ 40 ns tBDC BUSY Access Time from Chip Enable High ____ 15 ____ 17 ____ 17 ____ 20 ____ 35 ns tAPS Arbitration Priority Set-up Time(2) 5 ____ 5 ____ 5 ____ 5 ____ 5 ____ ns ____ 15 ____ 20 ____ 25 ____ 35 ____ 55 ns 12 ____ 15 ____ 17 ____ 25 ____ 25 ____ ns Symbol Parameter BUSY TIMING (M/S=VIH) tBAA tBDD BUSY Disable to Valid Data tWH Write Hold After BUSY(5) (3) BUSY TIMING (M/S=VIL) tWB BUSY Input to Write(4) 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns tWH Write Hold After BUSY(5) 12 ____ 15 ____ 17 ____ 25 ____ 25 ____ ns PORT-TO-PORT DELAY TIMING tWDD Write Pulse to Data Delay(1) ____ 30 ____ 45 ____ 50 ____ 60 ____ 80 ns tDDD Write Data Valid to Read Data Delay(1) ____ 25 ____ 30 ____ 35 ____ 45 ____ 65 ns 3198 tbl 14 NOTES: 1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY (M/S = VIH)". 2. To ensure that the earlier of the two ports wins. 3. tBDD is a calculated parameter and is the greater of 0, tWDD - tWP (actual) or tDDD - tDW (actual). 4. To ensure that the write cycle is inhibited on port "B" during contention on port "A". 5. To ensure that a write cycle is completed on port "B" after contention on port "A". 6. 'X' in part numbers indicates power rating (S or L). 12 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Timing Waveform of Write with Port-to-Port Read and BUSY(2,5) (M/S = VIH)(4) tWC ADDR"A" MATCH tWP R/W"A" tDH tDW DATAIN "A" VALID tAPS (1) ADDR"B" MATCH tBDA tBDD BUSY"B" tWDD DATAOUT "B" VALID tDDD (3) NOTES: 1. To ensure that the earlier of the two ports wins. tAPS is ignored for M/S = VIL (SLAVE). 2. CEL = CER = VIL, refer to Chip Enable Truth Table. 3. OE = VIL for the reading port. 4. If M/S = VIL (SLAVE), then BUSY is an input (BUSY"A" = VIH and BUSY"B" = "don't care", for this example). 5. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". Timing Waveform of Write with BUSY (M/S = VIL) tWP R/W"A" tWB(3) BUSY"B" tWH (1) R/W"B" (2) 3198 drw 14 NOTES: 1. tWH must be met for both BUSY input (SLAVE) and output (MASTER). 2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH. 3. tWB is only for the 'Slave' version. 13 6.42 3198 drw 13 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Waveform of BUSY Arbitration Controlled by CE Timing(1,3) (M/S = VIH) ADDR"A" and "B" ADDRESSES MATCH CE"A" tAPS (2) CE"B" tBAC tBDC BUSY"B" 3198 drw 15 Waveform of BUSY Arbitration Cycle Controlled by Address Match Timing(1) (M/S = VIH) ADDR"A" ADDRESS "N" tAPS (2) ADDR"B" MATCHING ADDRESS "N" tBAA tBDA BUSY"B" 3198 drw 16 NOTES: 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". 2. If tAPS is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted. 3. Refer to Chip Enable Truth Table. AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1) 7008X15 Com'l Only Symbol Parameter 7008X20 Com'l & Ind 7008X25 Com'l Only 7008X35 Com'l Only 7008X55 Com'l & Ind Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit INTERRUPT TIMING tAS Address Set-up Time 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ 0 ____ 0 ____ ns tINS Interrupt Set Time ____ 15 ____ 20 ____ 20 ____ 25 ____ 40 ns tINR Interrupt Reset Time ____ 15 ____ 20 ____ 20 ____ 25 ____ 40 ns 3198 tbl 15 NOTES: 1. 'X' in part numbers indicates power rating (S or L). 14 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Waveform of Interrupt Timing(1,5) tWC ADDR"A" INTERRUPT SET ADDRESS tAS (2) (3) tWR (4) CE"A" R/W"A" tINS (3) INT"B" 3198 drw 17 tRC ADDR"B" INTERRUPT CLEAR ADDRESS (2) tAS (3) CE"B" OE"B" tINR (3) INT"B" 3198 drw 18 NOTES: 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". 2. See Interrupt Truth Table. 3. Timing depends on which enable signal (CE or R/W) is asserted last. 4. Timing depends on which enable signal (CE or R/W) is de-asserted first. 5. Refer to Chip Enable Truth Table. Truth Table IV -- Interrupt Flag(1,4,5) Left Port R/WL L X X X CE L X X L OEL X X X L Right Port A15L-A0L FFFF INTL X R/WR X CE X OER X A15R-A0R X INTR Function (2) Set Right INTR Flag (3) L X X X L L FFFF H Reset Right INTR Flag X (3) L L X FFFE X Set Left INTL Flag (2) X X X X X Reset Left INTL Flag FFFE L H 3198 tbl 16 NOTES: 1. Assumes BUSYL = BUSYR =VIH. 2. If BUSYL = VIL, then no change. 3. If BUSYR = VIL, then no change. 4. INTL and INTR must be initialized at power-up. 5. Refer to Chip Enable Truth Table. 15 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Truth Table V --Address BUSY Arbitration(4) Inputs Outputs CEL CER AOL-A15L AOR-A15R BUSYL(1) BUSYR(1) Function X X NO MATCH H H Normal H X MATCH H H Normal X H MATCH H H Normal L L MATCH (2) (2) Write Inhibit(3) 3198 tbl 17 NOTES: 1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSY outputs on the IDT7008 are push-pull, not open drain outputs. On slaves the BUSY input internally inhibits writes. 2. "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. 3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. 4. Refer to Chip Enable Truth Table. Truth Table VI -- Example of Semaphore Procurement Sequence(1,2,3) Functions D0 - D7 Left D0 - D7 Right Status No Action 1 1 Semaphore free Left Port Writes "0" to Semaphore 0 1 Left port has semaphore token Right Port Writes "0" to Semaphore 0 1 No change. Right side has no write access to semaphore Left Port Writes "1" to Semaphore 1 0 Right port obtains semaphore token Left Port Writes "0" to Semaphore 1 0 No change. Left port has no write access to semaphore Right Port Writes "1" to Semaphore 0 1 Left port obtains semaphore token Left Port Writes "1" to Semaphore 1 1 Semaphore free Right Port Writes "0" to Semaphore 1 0 Right port has semaphore token Right Port Writes "1" to Semaphore 1 1 Semaphore free Left Port Writes "0" to Semaphore 0 1 Left port has semaphore token Left Port Writes "1" to Semaphore 1 1 Semaphore free NOTES: 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT7008. 2. There are eight semaphore flags written to via I/O0 and read from all I/O's (I/O0-I/O7). These eight semaphores are addressed by A0-A2. 3. CE = VIH, SEM = VIL to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table. Functional Description The IDT7008 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7008 has an automatic power down feature controlled by CE. The CE0 and CE1 control the on-chip power down circuitry that permits the respective port to go into a standby mode when not selected (CE HIGH). When a port is enabled, access to the entire memory array is permitted. Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag 3198 tbl 18 (INTL) is asserted when the right port writes to memory location FFFE (HEX), where a write is defined as CER = R/WR = VIL per the Truth Table. The left port clears the interrupt through access of address location FFFE when CEL = OEL = VIL, R/W is a "don't care". Likewise, the right port interrupt flag (INTR) is asserted when the left port writes to memory location FFFF (HEX) and to clear the interrupt flag (INTR), the right port must read the memory location FFFF. The message (8 bits) at FFFE or FFFF is userdefined since it is an addressable SRAM location. If the interrupt function is not used, address locations FFFE and FFFF are not used as mail boxes, but as part of the random access memory. Refer to Table IV for the interrupt operation. 16 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Busy Logic Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "busy". The BUSY pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a BUSY indication, the write signal is gated internally to prevent the write from proceeding. The use of BUSY logic is not required or desirable for all applications. In some cases it may be useful to logically OR the BUSY outputs together and use any BUSY indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of BUSY logic is not desirable, the BUSY logic can be disabled by placing the part in slave mode with the M/S pin. Once in slave mode the BUSY pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the BUSY pins HIGH. If desired, unintended write operations can be prevented to a port by tying the BUSY pin for that port LOW. The BUSY outputs on the IDT7008 RAM in master mode, are pushpull type outputs and do not require pull up resistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array requires the use of an external AND gate. A16 CE0 MASTER Dual Port RAM CE0 SLAVE Dual Port RAM BUSY (L) BUSY (R) BUSY (L) BUSY (R) CE1 MASTER Dual Port RAM CE1 SLAVE Dual Port RAM BUSY (L) BUSY (R) BUSY (L) BUSY (R) 3198 drw 19 Figure 3. Busy and chip enable routing for both width and depth expansion with IDT7008 RAMs. Width Expansion Busy Logic Master/Slave Arrays When expanding an IDT7008 RAM array in width while using BUSY logic, one master part is used to decide which side of the RAMs array will receive a BUSY indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the BUSY signal as a write inhibit signal. Thus on the IDT7008 RAM the BUSY pin is an output if the part is used as a master (M/S pin = VIH), and the BUSY pin is an input if the part used as a slave (M/S pin = VIL) as shown in Figure 3. If two or more master parts were used when expanding in width, a split decision could result with one master indicating BUSY on one side of the array and another master indicating BUSY on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The BUSY arbitration, on a master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a BUSY flag to be output from the master before the actual write pulse can be initiated with the R/W signal. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. Semaphores The IDT7008 is an extremely fast Dual-Port 64K x 8 CMOS Static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the Dual-Port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port RAM or any other shared resource. The Dual-Port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS Static RAM and can be read from, or written to, at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a nonsemaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port RAM. These devices have an automatic power-down feature controlled by CE, the Dual-Port RAM enable, and SEM, the semaphore enable. The CE and SEM pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Truth Table II where CE and SEM are both HIGH. Systems which can best use the IDT7008 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT7008s hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT7008 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very highspeed systems. How the Semaphore Flags Work The semaphore logic is a set of eight latches which are independent of the Dual-Port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via 17 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT7008 in a separate memory space from the Dual-Port RAM. This address space is accessed by placing a LOW input on the SEM pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, CE, and R/W) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through address pins A0 - A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin D0 is used. If a LOW level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other side (see Table VI). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select (SEM) and output enable (OE) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal (SEM or OE) to go inactive or the output will never change. A sequence WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as one, a fact which the processor will verify by the subsequent read (see Table VI). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right Industrial and Commercial Temperature Ranges side during subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 4. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the other side HIGH. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip L PORT R PORT SEMAPHORE REQUEST FLIP FLOP D0 D Q SEMAPHORE REQUEST FLIP FLOP Q D WRITE SEMAPHORE READ D0 WRITE SEMAPHORE READ 3198 drw 20 Figure 4. IDT7008 Semaphore Logic over to the other side as soon as a one is written into the first side's request latch. The second side's flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. 18 , IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Ordering Information XXXXX A 999 A Device Power Speed Package Type A A A Process/ Temperature Range Blank Tube or Tray 8 Tape and Reel Blank Commercial (0C to +70C) I(1) Industrial (-40C to +85C) (2) G Green PF G J 100-pin TQFP (PN100) 84-pin PGA (G84) 84-pin PLCC (J84) 15 20 25 35 55 Commercial Only Commercial & Industrial Commercial Only Commercial Only Commercial & Industrial S L Standard Power Low Power 7008 512K (64K x 8) Dual-Port RAM Speed in nanoseconds 3198 drw 21 NOTES: 1. Industrial temperature range is available on selected TQFP packages in standard power. For other speeds, packages and powers contact your sales office. 2. Green parts available. For specific speeds, packages and powers contact your local sales office. LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02 Datasheet Document History 01/06/99: Pages 2 and 3 06/03/99: 11/10/99: 05/08/99: Page 6 Page 7 07/26/04: Page 2 - 4 Page 6 Page 7 Page 9, 12 & 14 Page 19 Page 1 & 19 Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Added additional notes to pin configurations Changed drawing format Replaced IDT logo Increased storage temperature parameter Clarified TA parameter DC Electrical parameters-changed wording from "open" to "disabled" Changed 200mV to 0mV in notes Added date revision for pin configurations Updated Capacitance table Added 15ns commercial speed grade to the DC Electrical Characteristics Added 20ns Industrial temp for low power to DC Electrical Characteristics Added 15ns commercial speed grade to AC Electrical Characteristics Added 20ns Industrial temp for low power to AC Electrical Characteristics for Read, Write, Busy and Interrupt Added Commercial for 15ns and Industrial temp to 20ns in ordering information Replaced old TM logo with new TM logo 19 6.42 IDT7008S/L High-Speed 64K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges Datasheet Document History (con't) 04/03/06: 10/21/08: 10/02/14: 04/06/16: 03/06/18: Page 1 Page 19 Page 19 Page 19 Page 2, 3, 4 & 19 Added green availability to features Added green indicator to ordering information Removed "IDT" from orderable part number Added Tape & Reel to Ordering Information The package codes for PN100-1, G108-1 & J84-1 changed to PN100, G108 & J84 respectively to match standard package codes Page 2 Changed diagram for the J84 pin configuration by rotating package pin labels and pin numbers 90 degrees clockwise to reflect pin1 orientation and added pin 1 dot at pin 1 Removed J84 chamfer and aligned the top and bottom pin labels in the standard direction Page 3 Changed diagram for the PN100 pin configuration by rotating package pin labels and pin numbers 90 degrees counter clockwise to reflect pin 1 orientation and added pin 1 dot at pin 1 Added the IDT logo, changed the text to be in alignment with new diagram marking specs, removed date from all pin configurations and updated footnote references for the J84 & the PN100 pin configurations Page 6 Military grade removed from Absolute Max and Max Operating tables Page 7, 9, 12 & 14 Military grade removed from all DC Elec & all AC Elec tables for all speeds Page 19 Military grade removed from Ordering Information Product Discontinuation Notice - PDN# SP-17-02 Last time buy expires June 15, 2018 CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc. 20 for Tech Support: 408-284-2794 DualPortHelp@idt.com