Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 1 of 12
CD-700
Complete VCXO Based Phase Lock Loop
The VI CD-700 is a user-con gurable crystal based PLL integrated circuit. It includes a digital phase detector, op-amp, VCXO
and additional integrated functions for use in digital synchronization applications. Loop  lter software is available as well SPICE
models for circuit simulation.
5 x 7.5 x 2 mm, smallest VCXO PLL available
Output Frequencies to 77.76 MHz
5.0 or 3.3 Vdc operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS outputs
0/70 or –40/85 C temperature range
Hermetically sealed ceramic SMD package
Product is compliant to RoHS directive
Frequency Translation
Clock Smoothing, Clock Switching
NRZ Clock recovery
DSLAM, ADM, ATM, Aggregation, Optical Switching/Routing,
Base Station
Synchronous Ethernet
Low jitter PLLs
Features Applications
Block Diagram
Description
CD-700
Phase Detector and
LOS
VCXO
Optional 2nd divider
LOS
(8)
PHO
(3)
OPN
(2)
OPOUT
(1)
VC
(16)
LOSIN
(4)
DATAIN
(5)
CLKIN
(6)
RCLK
(9)
RDATA
(10)
OPP
(15)
GND
(7)
VDD
(14)
HIZ
(12)
OUT1
(13)
OUT2
(11)
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 2 of 12
1. A 0.01uF and 0.1uF parallel capacitor should be located as close to pin 14 as possible (and grounded).
2. Figure 2 de nes these parameters. Figure 3 illustrates the equivalent  ve gate TTL load and operating conditions under which these parameters
are tested and speci ed. Loads greater than 15 pF will adversely e ect rise/fall time as well as symmetry.
3. Symmetry is de ned as (ON TIME/PERIOD with Vs=1.4 V for both 5.0 V and 3.3 V operation.
Figure 2. Output Waveform Figure 3. OUT1, OUT2, RCLK, RDATA Test Conditions (25 ±5C)
Performance Speci cations
Table 1. Electrical Performance
Parameter Symbol Min Typical Maximum Units
Output Frequency
(ordering option)
OUT 1, 5.0 V option
OUT 1, 3.3 V option
1.000
1.000
77.760
77.760
MHz
MHz
Supply Voltage1
+5.0
+3.3
VDD 4.5
2.97
5.0
3.3
5.5
3.63
V
V
Supply Current IDD 63 mA
Output Logic Levels
Output Logic High2
Output Logic Low2
VOH
VOL
2.5
0.5
V
V
Output Transition Times
Rise Time2
Fall Time2
tR
tF
3.0
3.0
ns
ns
Input Logic Levels
Input Logic High2
Input Logic Low2
VIH
VIL
2.0
0.5
V
V
Loss of Signal Indication
Output Logic High2
Output Logic Low2
VOH
VOL
2.5
0.5
V
V
Nominal Frequency on Loss of Signal
Output 1
Output 2
±75
±75
ppm
ppm
Symmetry or Duty Cycle3
Out 1
Out 2
RCLK
SYM1
SYM2
RCLK
40/60
45/55
40/60
%
%
%
Absolute Pull Range
(ordering option)
over operating temperure, aging, and power
supply variations
APR ±50
±80
±100
ppm
Test Conditions for APR (+5.0 V option) VC0.5 4.5 V
Test Conditions for APR (+3.3 V option) VC0.3 3.0 V
Gain Transfer Kv Positive
Phase Detector Gain
+5.0 V option
+3.3 V option
Kv
0.53
0.35
rad/V
rad/V
Operating temperature
(ordering option)
TOP 0/70 or -40/85 °C
Control Voltage Leakage Current IVCXO ±1.0 A
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 3 of 12
Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied
at these or any other conditions in excess of conditions represented in the operational sections of this data sheet. Exposure to
absolute maximum ratings for extended periods may adversely a ect device reliability.
The CD-700 is capable of meeting the following quali cation tests:
Although ESD protection circuitry has been designed into the the CD-700, proper precautions should be taken when handling
and mounting. VI employs a Human Body Model (HBM) and a Charged Device Model (CDM) for ESD susceptibility testing and
design protection evaluation. ESD thresholds are dependent on the circuit parameters used to de ne the model.
Reliability
Absolute Maximum Ratings
Table 2. Absolute Maximum Ratings
Parameter Symbol Ratings Unit
Power Supply VDD 7 Vdc
Storage Temperature Tstorage -55/125 C
Soldering Temperature/Duration TPEAK / tP 260 / 40 C/sec
Clock and Data Input Range CLKIN, DATAIN Gnd-0.5 to VDD +0.5 V
Table 3. Environmental Compliance
Parameter Conditions
Mechanical Shock MIL-STD-883, Method 2002
Mechanical Vibration MIL-STD-883, Method 2007
Solderability MIL-STD-883, Method 2003
Gross and Fine Leak MIL-STD-883, Method 1014, 100% Tested
Resistance to Solvents MIL-STD-883, Method 2016
Handling Precautions
Table 4. Predicted ESD R$atings
Model Minimum Conditions
Human Body Model 1500 V MIL-STD 883, Method 3015
Charged Device Model 1000 V JESD 22-C101
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 4 of 12
CD-700 Theory of Operation
Phase Detector
The phase detector has two bu ered inputs (DATAIN and CLKIN) which are designed to switch at 1.4 volts. DATAIN is designed to
accept an NRZ data stream but may also be used for clock signals which have a 50% duty cycle. CLKIN is connected to OUT1 or
OUT2, or a divided version of one of these outputs. CLKIN and DATAIN and are protected by ESD diodes and should not exceed the
power supply voltage or ground by more than a few hundred millivolts.
The phase detector is basically a latched  ip  op/exclusive-or gate/di erential ampli er lter design to produce a DC signal
proportional to the phase between the CLKIN and DATAIN signals (see Figure 4 for a block diagram and Figure 5 for an open loop
transfer curve). This will simplify the PLL design as the designer does not have to  lter narrow pulse signals to a DC level. Under
locked conditions the rising edge of CLKIN will be centered in the middle of the DATAIN signal (see Figure 6).
Figure 4. Simpli ed Phase Detector Block Diagram
The phase detector gain is 0.53V/rad x data density for 5volt
operation and 0.35V/rad x data density for 3.3 volt opera-
tion. Data density is equal to 1.0 for clock signals and is
system dependent on coding and design for NRZ signals,
but 0.25 could be used as a starting point for data density.
The phase detector output is a DC signal for DATAIN fre-
quencies greater than 1 MHz but produces signi cant ripple
when inputs are less than 200 kHz. Additional  ltering is
required for lower input frequencies applications such as
8kHz (see Figures 8 and 9 as examples).
Under closed loop conditions the active  lter has a block-
ing capacitor which provides a very high DC gain, so under
normal locked conditions and input frequencies >1 MHz, PHO will be about VDD/2 and will not vary signi cantly with changes in
input frequency (within lock range). The control voltage (pin 16) will vary according to the input frequency o set, but PHO will
remain relatively constant.
Figure 5. Open Loop Phase Detecto Transfer Curve
Recovered Clock and Data Alignment
Outputs
The CD-700 is designed to recover an embedded clock from
an NRZ data signal and retime it with a data pattern. In this
application, the VCXO frequency is exactly the same frequency
as the NRZ data rate and the outputs are taken o Pin 9 (RCLK),
and Pin 10 (RDATA). Under locked conditions, the falling edge of
RCLK is centered in the RDATA pattern. Also, there is a 1.5 clock
cycle delay between DATAIN and RDATA. Figure 6 shows the
relationship between the DATAIN, CLKIN, RDATA and RCLK.
Figure 6. Clock and Data Timing Relationships for the NRZ data
Other RZ encoding schemes such as Manchester or AMI can be accomodated by using a CD-700 at twice the baud rate.
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 5 of 12
Loss of Signal, LOS and LOSIN
The LOS circuit provides an output alarm  ag when the DATAIN input signal is lost. The LOS output is normally a logic low
and is set to a logic high after 256 consecutive clock periods on CLKIN with no detected DATAIN transitions. This signal can be
used to either  ag external alarm circuits and/or drive the CD-700’s LOSIN input. When LOSIN is set to a logic high, the VCXO
control voltage (pin 16) is switched to an internal voltage which sets OUT1 and OUT2 to center frequency +/-75ppm. Also, LOS
automatically closes the op amp feedback which means the op-amp is a unity gain bu er and will produce a DC voltage equal to
the +op amp voltage (pin 15), usually VDD/2.
VCXO and Absolute Pull Range (APR) Speci cation
The CD-700’s VCXO is a varactor tuned crystal oscillator, which produces an output frequency proportional to the control voltage
(pin 16). The frequency deviation of the CD-700 VCXO is speci ed in terms of Absolute Pull Range (APR). APR provides the user
with a guaranteed speci cation for minimum available frequency deviation over all operating conditions. Operating conditions
include power supply variation, operating temperature range, and di erences in output loading and changes due to aging.
A CD-700 VCXO with an APR of +/-50 ppm will track a +/-50 ppm reference source over all operating conditions. The fourth
character of the product code in Table 7 speci es absolute Pull Range (APR). Please see Vectrons web site (www.vectron.com) for
the APR Application Note. APR is tested at 0.5 and 4.5 volts for the 5.0 volt option and 0.3 and 3.0 volts for the 3.3 volt option.
VCXO Aging
Quartz oscillators typically exhibit a part per million shift in output frequency during aging. The major factors, which lead to this
shift, are changes in the mechanical stress on the crystal and mass-loading on the crystal.
As the oscillator ages, relaxation of the crystal mounting stress or transfer of environmental stress through the package to the
crystal mounting arrangement can lead to frequency variations. VI has minimized these two e ects through the use of a miniature
AT-cut strip resonator crystal which allows a superior mounting arrangement. This results in minimal relaxation and almost
negligible environmental stress transfer.
VI has eliminated the impact of mass loading by ensuring hermetic integrity and minimizing out-gassing by limiting the number
of internal components through the use of ASIC technology. Mass-loading on the crystal generally results in a frequency decrease
and is typically due to out-gassing of material within a hermetic package or from contamination by external material in a non-
hermetic package. Under normal operating conditions the CD-700 will typically exhibit 2 ppm aging in the  rst year of operation.
The device will then typically exhibit 1 ppm aging the following year with a logarithmic decline each year thereafter.
Frequency Divider Feature
The lowest available VCXO OUT1 frequency is 1.000 MHz. To achieve lower frequencies, OUT1 is divided by a 2n counter (n = 1 to
8) and is the OUT2 frequency. The divider values (2, 4, 8, 16, 32, 64, 128 and 256) are set at the factory, so it is user selectable upon
ordering only. In addition, a disabled OUT2 option is also available. To achieve 1.024 MHz, a CD-700 with OUT1 frequency equal
to 16.384 MHz and a divider value equal to 16 would be used. Additional external divider circuits can be used to further lower or
change the frequency.
Loop Filter
A PLL is a feedback system which forces the output frequency to lock in both phase and frequency to the input frequency. While
there will be some phase error, theory states there is no frequency error. The loop  lter design will dictate many key parameters
such as jitter reduction, stability, lock range and acquisition time. Be advised that many textbook equations describing loop
dynamics, such as capture range are based on ideal systems. Such equations may not be accurate for real systems due to
nonlinearities, DC o sets, noise and do not take into account the limited VCXO bandwidth. This section deals with some real world
design examples. Also, there is loop  lter software on the Vectron web site, plus a full sta of experienced applications engineers
who are eager to assist in this process. Common CD-700 PLL applications are shown in Figures 8, 9 (frequency translation), Figure
10 (clock recovery) and Figure 11 (clock smoothing).
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 6 of 12
Of primary concern to the designer is selecting a loop  lter that insures lock-in, stability and provides adequate  ltering of the
input signal. For low input frequencies, a good starting point for the loop  lter bandwidth is 10 Hz (typical). An example would
be translating an 8 kHz signal to 44.736 MHz. Figures 8 and 9 show 8kHz to 44.736 MHz and 8kHz to 19.440 MHz frequency
translation designs. For high input frequencies, a good starting point for the loop  lter bandwidth is 100 ppm times the input
frequency.
Its fairly easy to set a low loop bandwidth for large frequency translations such as 8kHz to 44.736MHz, but becomes more di cult
for clock smoothing applications such as 19.440 MHz input and 19.440MHz output. In this example, 100ppm * 19.440MHz is
approximately 2kHz and this loop  lter bandwidth may be too high to adequately reject jitter. A good way to resolve this is to
lower the DATAIN frequency such as dividing the input frequency down. The loop  lter bandwidth becomes lower since 100ppm *
DATAIN is lowered. Figure 11 shows an example for clock smoothing on a relatively high input frequency signal and maintaining a
wide lock range.
There is no known accurate formula for calculating acquisition time and so the best way to provide realisitc  gures is to measure
the lock time for a CD-700. By measuring the control voltage settling time, acquisiton time was measured in the range of 3-5
seconds for applications such as 8kHz to 34.368 MHz frequency translation which is similar to the application in Figures 8 and 9,
to sub 10 milliseconds for NRZ data patterns such as Figure 10. It may be tempting to reduce the damping factor to 0.7 or 1.0 in
order to improve acquisition time; but, it degrades stability and will not signi gantly improve acquisition time. A damping factor
of 4 is fairly conservative and allows for excellent stability.
Some general quidelines for selecting the loop  lter elements include: Values should be less than 1Megohm and at least 10kohm
between the PHO and OPN, the capacitor should be low leakage and a polarized capacitor is acceptable, the R/C’s should be
located physically close to the CD-700 .The loop  lter software available on the web site was written for 5 volt operation. A simple
way to calculate values for 3.3 volt operation is to multiply the data density by 0.66 (3.3V / 5V).
SPICE models are another design aid. In most cases a new PLL CD-700 design is calculated by using the software and veri ed with
SPICE models. The simple active SPICE model is shown in Figure 7.
Loop  lter values can be modi ed to suit the system requirements and application. There are many excellent references on
designing PLLs, such as “Phase-Locked Loops, Theory, Design and Applications”, by Roland E Best (McGraw-Hill).
Figure 7. SPICE Model
*****CD-700 ac Loop model
vi 1 0 ac 1
ri 1 0 1k
*****Phase Detector
e1 2 0 1 0 1 (for closed loop response use: e1 2 0 1 12 1)
r2 2 3 30k
c1 3 0 60p
*****Phase Detector Gain=0.53 x Data Density (Data Density = 1 for clocks) for 5 volt
operation and = 0.35 x Data Density for 3.3 volt operation
e2 4 0 3 0 .35
*****Loop  lter
r1 4 5 60k
c2 5 0 10p
rf 5 6 90k
cf 6 7 1.0u
e3 7 0 5 0 –10000
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 7 of 12
***** VCXO, Input Bandwidth=50kHz
r5 7 8 160k
c4 8 0 20p
*****VCXO Gain x 2Π (Example: 19.440 MHz x 100 ppm x 2 x Π)
e4 9 0 8 0 12214
*****1/S model
r6 9 10 1000
c5 10 11 0.001u
e5 11 0 10 0 –1e6
****Divide by n
e6 12 0 11 0 1
r7 12 0 1k
The bold numbers are user selectable R and C values that will vary depending on the application (see Figure 11).
Layout Considerations
To achieve stable, low noise performance good analog layout techniques should be incorporated and a partial list is shown below.
The CD-700 should be treated more like an analog device and the power supply must be well decoupled with a good quality RF
0.01 uF capacitor in parallel with a 0.1 uF capacitor, located as close to pin 14 as possible and connected to ground. In some cases,
a PI  lter such as a large capacitor (10uF) to ground, a series ferrite bead or inductor with 0.01 uF and 100 pF capacitor to ground
to decouple the device supply.
The traces for the OUT1, OUT2, RCLK and RDATA ouputs should be kept as short as possible. It is common practice to use a series
resistor ( 50 to 100 ohms ) in order to reduce re ections if these traces are more than a couple of inches long. Also OUT1, OUT2,
RCLK and RDATA should not be routed directly underneath the device.
The op-amp loop  lter components should be kept as close to the device as possible and the feedback capacitor should be
located close to the op-amp input terminal. The loop  lter capacitor(s) should be low leakage (polarized capacitors are allowed).
Unused outputs should be left  oating and it is not required to load or terminate them (such as an ECL or PECL output). Loading
unused outputs will only increase current consumption.
Application Circuits
Figure 8. 8kHz to 44.736MHz Frequency Translation
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 8 of 12
Figure 9. 8kHz to 19.44MHz Frequency Translation
Figure 10. 40.00MHz NRZ CLock Recovery
Figure 11. 19.44MHz CLock Smoothing
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 9 of 12
Table 5. Environmental Compliance
Parameter Symbol Value
PreHeat Time t S60 sec Min, 180 sec Max
Ramp Up RUP 3 C/sec Max
Time Above 217 oC tL60 sec Min, 150 sec Max
Time To Peak Temperature tAMP-B 480 sec Max
Time At 260 oC tP20 sec Min, 40 sec Max
Ramp Down RDN 6 C/sec Max
Figure 12. Suggested IR Pro le
The device has been quali ed to meet the JEDEC
standard for Pb-Free assembly. The temperatures and
time intervals listed are based on the Pb-Free small
body requirements. The temperatures refer to the
topside of the package, measured on the package
body surface. The CD-700 device is hermetically sealed
so an aqueous wash is not an issue.
Table 6. Tape and Reel Information
Tape Dimensions (mm) Reel Dimensions (mm)
A B C D E F G H I J K L #/Reel
16 7.5 1.5 4 8 1.5 20.2 13 50 6 16.4 178 200
Figure 13. Tape and Reel
Tape and Reel
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 10 of 12
Table 7. Pin Functions
Pin Symbol Function
1 OPOUT Op-Amp Output
2 OPN Op-Amp Negative Input
3 PHO Phase detector Output
4 LOSIN INPUT (Used with LOS)
Logic 0, VCXO control voltage is enabled.
Logic 1, VCXO control voltage (pin 16) is disabled and OUT1 and OUT2 are within +/-75 ppm of center
frequency
Has Internal pull-down resistor
5 DATAIN Phase detector Input signal (TTL switching thresholds)
6 CLKIN Phase detector Clock signal (TTL switching thresholds)
7 GND Cover and Electrical Ground
8 LOS OUTPUT (Used with LOSIN)
Logic 1 if there are no transitions detected at DATAIN after 256 clock cycles at CLKIN. As soon as a transi-
tion occurs at DATAIN, LOS is set to a logic low.
Logic 0 = Input frequency detected
9 RCLK Recovered Clock
10 RDATA Recovered Data
11 OUT2 Divided-down VCXO Output, or Disabled
12 HIZ INPUT
Logic 0, OUT1, OUT2, RCLK, RDATA are set to a high impedance state.
Logic 1, OUT1, OUT2, RCLK, RDATA are active.
Has Internal pull-up resistor
13 OUT1 VCXO Output
14 VDD Power Supply Voltage (3.3 V ±10% or 5.0 V ±10%)
15 OPP Op-Amp Positive Input
16 VCVCXO Control Voltage
Figure 14. Outline Diagram
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 11 of 12
Table 8. Standard OUT1 Frequencies (MHz)
12M2880000 19M2000000 21M0050840 29M4912000 38M8800000 44M4343000 52M0000000 70M0000000
12M3076860 19M3926580 22M0000000 29M5000000 39M0625000 44M6218000 53M3300000 70M6560000
12M3520000 19M4400000 22M1047720 30M0000000 39M3216000 44M7360000 54M7460000 71M6100000
12M8000000 19M5312500 22M2171000 30M7200000 39M8437500 44M9280000 55M0000000 73M7280000
13M0000000 19M6608000 22M5792000 30M8800000 40M0000000 45M1584000 60M0000000 74M1250000
13M5000000 19M6989680 24M0000000 31M2500000 40M2830630 45M8240000 61M3800000 74M1758000
14M8351600 19M7190000 24M5760000 32M0000000 40M9600000 46M0379460 61M4400000 74M2500000
15M0000000 19M9218750 24M7040000 32M7680000 41M0888870 46M7200000 62M2080000 75M0000000
15M0336000 20M0000000 25M0000000 33M0000000 41M6571440 46M8750000 62M5000000 76M8000000
15M3600000 20M1416000 25M1658000 33M3330000 41M6600000 48M0000000 62M9145000 77M7600000
16M0000000 20M4800000 25M6000000 34M3680000 41M8329130 49M1520000 63M3600000
16M3840000 20M5444340 25M9200000 34M5600000 42M0000000 49M4080000 63M8976000
17M1840000 20M7135000 26M0000000 36M8640000 42M0101690 50M0000000 64M0000000
18M4320000 20M8285720 27M0000000 37M0560000 42M5000000 50M0480000 64M1520000
18M5280000 20M8286000 27M6480000 37M1250000 42M6600000 51M2000000 65M5360000
Rev: 30Mar2009
Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • http://www.vectron.com
Page 12 of 12
Ordering Information
Disclaimer
Vectron International reserves the right to make changes to the product(s) and or information contained herein without notice. No liability is assumed as a result of their use or application.
No rights under any patent accompany the sale of any such product(s) or information.
For Additional Information, Please Contact
USA:
Vectron International
267 Lowell Road
Hudson, NH 03051
Tel: 1.888.328.7661
Fax: 1.888.329.8328
Europe:
Vectron International
Landstrasse, D-74924
Neckarbischofsheim, Germany
Tel: +49 (0) 3328.4784.17
Fax: +49 (0) 3328.4784.30
Asia:
Vectron International
1F-2F, No 8 Workshop, No 308 Fenju Road
WaiGaoQiao Free Trade Zone
Pudong, Shanghai, China 200131
Tel: 86.21.5048.0777
Fax: 86.21.5048.1881
CD - 700 - D A E - K A N N - xxMxxxxxxx
Product Family
CD: Clock and Data Recovery
Package
700: 5.0 x 7.5 x 2.0mm
Input
D: 5.0 Vdc ±10%
E: 3.3 Vdc ±10%
Output
A: CMOS/HCMOS/ACMOS
Operating Temperature
E: -40 to 85 °C
T: 0 to 70 °C
Absolute Pull Range
K: ± 50 ppm
S: ± 100 ppm
Frequency (See Above)
Factory Use
Output 2 Divider
A: Divide by 2
B: Divide by 4
C: Divide by 8
D: Divide by 16
E: Divide by 32
F: Divide by 64
G: Divide by 128
H: Divide by 256
K: Disabled
Performance Options
N: Standard
A: Improved Phase Noise
Note: Not all combinations are available. Check with the factory for the optimum device con guration for your application
Rev: 30Mar2009