Product Flyer Mixed Signal Division September 2006 Version 0.1 MB86065 FME/MS/DAC80S/FL/5352 14-bit 1+GSa/s DAC The Fujitsu MB86065 is a 14-bit 1+GSa/s digital to analog converter (DAC), delivering exceptional dynamic performance and backwards compatibility with `DAC A' of the MB86064. The high performance DAC core is capable of generating multistandard, multi-carrier communication transmit signals, suitable for existing and future systems. DAC data is input via a high-speed LVDS port. This operates in a pseudo double data rate (DDR) mode, with data latched on both rising and falling edges. Alternatively, the device can be configured as a multiplexed dual-port DAC. To simplify system integration the DAC is clocked at half the DAC conversion rate. PLASTIC PACKAGE EFBGA-120 Package Dimensions 12 mm x 12 mm Features PIN ASSIGNMENT AC17 AB18 AA19 X_A5 A5 DVDD X_A4 A4 X_A2 T20 T22 R23 R21 P20 P22 N21 N23 M22 L23 M20 L21 K22 J23 K20 J21 H22 G23 E23 A1 DVSS F20 NC NC E21 R14 P15 K15 AA5 K13 Y6 P9 N10 M11 L12 M9 L10 K9 K11 J12 J14 J10 All centre pins : TG D18 A19 D16 C17 A17 D12 D14 C13 C15 B16 A15 D10 C11 B12 B14 A13 D8 C9 B10 A11 W3 U3 R3 P4 B1 DVSS NC NC H4 DVDD X_B7 B7 X_B5 R1 P2 N3 M4 X_B9 B9 T2 T4 DVSS X_B3 B3 X_B1 W1 U1 V2 V4 N1 B5 DVDD L1 G1 X_B4 B4 X_B2 B2 DVDD E1 DVDD DVSS M2 L3 K4 K2 J3 J1 H2 G3 F4 F2 E3 D6 C7 B8 A9 X_B10 B10 DVSS X_B8 B8 X_B6 B6 C5 Index B6 A7 A5 SERIAL_OUT SERIAL_CLK AVD18_B AVD18_B VLO_B VREF RREF AVSS CLKIN CLKINB VLO_A AVD18_A AVD18_A X_RESET TEST Copyright (c) 2004-2006 Fujitsu Microelectronics Europe GmbH M13 Y8 R10 P11 N12 N14 L14 B18 * Multi-carrier, Multi-standard cellular infrastructure * CDMA, GSM/EDGE, UMTS, S3G, LTE * Wideband communications systems * High Direct-IF architectures * Test equipment & Arbitrary waveform generation * Radar, video & display systems R12 P13 M15 C19 Applications Y10 AC5 AB6 AA7 Y16 A10 DVSS X_A8 A8 X_A6 A6 DVSS X_A3 A3 X_A1 H20 G21 F22 AC7 AB8 AA9 SERIAL_IN SERIAL_EN AVSS NC NC AVD33 BGAP AVD18_CLK AVD25 AVD33 IOUT IOUTB AVSS DAC_SCAN SPARE A2 DVDD DVDD DVSS V20 U21 Y12 Y14 AC9 AB10 AA11 Y18 X_A10 W21 V22 U23 AC11 AB12 AA13 B11 X_B11 DVSS B13 X_B13 X_LPCLK_IN LPCLK_IN DVSS LPCLK_OUT X_LPCLK_OUT X_A13 A13 X_A7 A7 W23 AB14 AA15 DVSS X_A11 A11 X_A9 A9 DVDD AC13 AC15 AB16 AA17 CLK2_OUT AC19 B12 X_B12 DVDD B14 X_B14 X_CLK2_OUT DVDD CLK1_OUT X_CLK1_OUT X_A14 A14 DVDD X_A12 A12 * 14-bit, 1+GSa/s Digital to Analog conversion * Exceptional dynamic performance * 74dBc ACLR for 4 UMTS carriers @ 276MHz direct-IF * 71dBc ACLR for 4 UMTS carriers @ 414MHz direct-IF * 100MHz image-free generated bandwidth capability * supports UMTS plus digital pre-distortion bandwidth * Proprietary performance enhancement features * LVDS data interface * Register selectable on-chip LVDS termination resistors * Fujitsu 4-wire serial control interface * Two 16k point programmable on-chip waveform memories * Low power 3.3V analog and 1.8V digital operation * 750mW per DAC power dissipation at 1GSa/s * 0.18m CMOS technology with Triple Well * Performance enhanced EFBGA package * Industrial temperature range (-40C to +85C) Not to scale. Viewed from above. Preliminary Page 1 of 4 Disclaimer: The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.The information and circuit diagrams in this document are presented "as is", no license is granted by implication or otherwise. September 2006 Version 0.1 FME/MS/DAC80S/FL/5352 MB86065 14-bit 1+GSa/s DAC Functional Overview The MB86065 is a high performance 14-bit 1+GSa/s DAC. In addition to the DAC core the device features a host of features designed to help both system integration and operation. A functional block diagram is shown in Figure 1. Analog performance at high frequencies is enhanced by novel current switch and switch driver designs which provide constant data-independent switching delay, reducing jitter and distortion. Control Interface 1.8V LVCMOS 4-wire Serial Control Interface / 1, 2, 4, 8 Clock output 1 LVDS / 1, 2, 4, 8 Clock output 2 LVDS RF Clock input e.g. 500MHz Double-Edge clocked (1GSa/s) Loop clock input LVDS Loop clock output LVDS Waveform Memory Module Port A data input 14-bit LVDS Waveform Waveform Memory Memory A A (16K Points) DAC Analog output (14-bit) (16K Points) Waveform Waveform Memory Memory B B (16K Points) (16K Points) Port B data input 14-bit LVDS EFBGA-120 Figure 1 MB86065 Functional Block Diagram The device requires an input clock at half the DAC conversion rate as the DAC core is clocked on both edges of the input clock. The DAC core can be regarded as two interleaved DACs, each running at half rate. The main reason for adopting this approach is that the switch driver inherently includes a multiplex function through its two input ports. Compared to a conventional switch driver this allows twice as long to acquire and convert, though because the two paths share current sources they match exactly at low frequencies. A characteristic of this architecture is a suppressed image appearing reflected about Fs(dac)/4 defined by Fclk-Fsig. Duty cycle error in the input clock will exacerbate this image, but can be minimised by trimming the differential DC offset at the clock input pins. The big advantage of this approach compared to a single DAC running at half the rate is much reduced sinx/x roll off, which gives increased output power and better in-band flatness when generating high output frequencies (e.g. 200MHz and above). This is illustrated in Figure 2 as line 1. An alternative approach using a return-to-zero output stage has the same sinx/x roll off (and switch driver speed) but 6dB lower output power and a large image at Fclk-Fout. See Line 2. Page 2 of 4 Preliminary Copyright (c) 2004-2006 Fujitsu Microelectronics Europe GmbH Disclaimer: The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.The information and circuit diagrams in this document are presented "as is", no license is granted by implication or otherwise. September 2006 Version 0.1 FME/MS/DAC80S/FL/5352 MB86065 14-bit 1+GSa/s DAC Line 3 illustrates a conventional DAC running at half rate. Input Data Unsigned binary data is input via a parallel LVDS port. As with the DAC core, data is latched on every rising and falling edge of the clock in a pseudo DDR mode. For synchronisation with the data generator two LVDS clock outputs and a Loop-Clock facility are provided. dBFS 0 -6 Target high direct-IF generating region Frequency Figure 2 Benefits of DAC core architecture to Sinx/x response Loop-Clock Maintaining valid clock-to-data timing becomes increasingly difficult at higher clock rates, particularly taking into account device-to-device variations. The MB86065 minimises potential problems through its DDR data interface and by providing a loop-clock facility. The on-chip `loop' consists of an LVDS input connected to an LVDS output, through a programmable delay stage. This loop-through, and the associated tracking from the data generating device, should be incorporated in the feedback loop of a Delay-Locked Loop (DLL) or Phase-Locked Loop (PLL) clock generator, within the data generating device. This enables the system to compensate for variations in input/output delays in both the data generating device and the DAC. Performance Enhancement Features The DAC core integrates a number of performance enhancing features. Performance levels now reach the level sought after for next generation systems and high direct-IF architectures. Serial Control Interface A Fujitsu 4-wire serial interface is provided for configuration and control of the DAC. Programmed data is stored in a number of read/writable registers. Waveform Memory Module The MB86065 incorporates a Waveform Memory Module featuring two 16k point onchip waveform memories. These allow the DAC core to be driven with user programmed waveforms without the need for external high speed, pattern generators. Development Kit A Development Kit (DK), DK86065-2, is available which comprises an evaluation board and a PC programming cable with associated software. For further details, please refer to the associated documentation. Copyright (c) 2004-2006 Fujitsu Microelectronics Europe GmbH Preliminary Page 3 of 4 Disclaimer: The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.The information and circuit diagrams in this document are presented "as is", no license is granted by implication or otherwise. September 2006 Version 0.1 FME/MS/DAC80S/FL/5352 MB86065 14-bit 1+GSa/s DAC Worldwide Headquarters Japan Tel: +81 44 754 3753 Fax: +81 44 754 3329 Asia Fujitsu Limited Kamikodanaka 4-1-1 Nakahara-ku Kawasaki-shi Kanagawa-ken 211-8588 Japan Tel: +65 281 0770 Fax: +65 281 0220 Fujitsu Microelectronics Asia Pte Ltd 151 Lorong Chauan New Tech Park #05-08 Singapore 556741 http://www.fujitsu.com http://www.fujitsu.com/sg/services/micro/semiconductor/ USA Europe Tel: +1 408 737 5600 Fax: +1 408 737 5999 Fujitsu Microelectronics America, Inc. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94088-3470 USA Tel: +1 800 866 8608 Fax: +1 408 737 5984 Customer Response Center Mon-Fri: 7am-5pm (PST) Tel: +49 6103 6900 Fax: +49 6103 690122 Fujitsu Microelectronics Europe GmbH Pittlerstrasse 47 D-63225 Langen Germany http://www.fujitsu.com/us/services/edevices/microelectronics/ http://emea.fujitsu.com/microelectronics 4 The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. No license is granted by implication or otherwise under any patent or patent rights of Fujitsu Microelectronics Europe GmbH. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan. FME/MS/DAC80S/FL/5352 0.1 Page 4 of 4 Preliminary Copyright (c) 2004-2006 Fujitsu Microelectronics Europe GmbH Disclaimer: The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.The information and circuit diagrams in this document are presented "as is", no license is granted by implication or otherwise.