
ISG2000J
(1)
(2)
VCO CHARACTERISTICS
VCO Input Voltage
VCO Output Frequency
RF1 R (19) RF2 R (19) RF1 R (20) RF2 R (20) FOLD
(RF1 LD) (RF2 LD) (RF1 FO) (RF2 FO) Output State
0 0 0 0 Disabled1
0 1 0 0 RF2 Lock
Detect2
1 0 0 0 RF1 Lock
Detect2
1 1 0 0 RF1/RF2
Lock Detect2
X 0 0 1 RF2 Reference
Divider Output
X 0 1 0 RF1 Reference
Divider Output
X 1 0 1 RF2
Programmable
Divider Output
X 1 1 0 RF1
Programmable
Divider Output
0 0 1 1 Fastlock3
0 1 1 1 For internal
use only
1 0 1 1 For internal
use only
1 1 1 1 Counter Reset4
X - Don’t care condition
Table 3. The FOLD Output Truth Table
Notes:
1. When the FOLD output is disabled, it is actively pulled to a
low logic state.
2. Lock detect output provided to indicate when the VCO fre-
quency is in “lock”. When the loop is locked and a lock
detect mode is selected, the pin's output is HIGH, with nar-
row pulses LOW. In the RF1/RF2 lock detect mode a locked
condition is indicated when RF2 and RF1 are both locked.
3. The Fastlock mode utilized the FOLD output pin to switch a
second loop filter damping resistor to ground during fastlock
operation. Activation of Fastlock occurs whenever the RF
loop’s Icpo magnitude bit #17 is selected HIGH (while the
#19 and #20 mode bits are set for Fastlock).
4. The Counter Reset mode bits R19 and R20 when activated
reset all counters. Upon removal of the Reset bits the N
counter resumes counting in “close” alignment with R
counter. (The maximum error is one prescaler cycle). If
the Reset bits are activated the R counter is also forced to
Reset, allowing smooth acquisition upon powering up.
Serial Data Input Timing
DATA N20: WSB
(R20: WSB) C1: LSB
(C1: LSB)
N19
(R19) N10
(R10) N9
(R9) (R8) C2
(C2)
LE
OR LE
CLOCK tCWL
tCS tCH tEWtCWH tES
Notes:
1. Parenthesis data indicates programmable reference
divider data.
2. Data shifted into register on clock rising edge.
3. Data is shifted in MSB first.
Test Conditions:
The Serial Data Input Timing is tested using a symmetrical
waveform around VCC/2. The test waveform has an edge
rate of 0.6V/ns with amplitudes of 2.2 V @ VCC = 2.7 V and
2.6 V @ VCC = 5.5 V.
Phase Comparator and Internal Charge Pump Character-
istics.
fr
fp
LD
DoHZL
f > f
rp f = f
rp f < f
rp f < f
rp f < f
rp
Notes:
1. Phase difference detection range: -2π to +2π
2. The minimum width pump up and pump down current pulses
occur at the DO pin when the loop is locked.
CALIFORNIA EASTERN LABORATORIES • Headquarters • 4590 Patrick Henry Drive • Santa Clara, CA 95054-1817 • (408) 988-3500 • Telex 34-6393 • FAX (408) 988-0279
24-Hour Fax-On-Demand: 800-390-3232 (U.S. and Canada only) • Internet: http://WWW.CEL.COM
PRINTED IN USA -5/99
THIS PRODUCT HAS PATENT PENDING DATA SUBJECT TO CHANGE WITHOUT NOTICE