Product Folder Sample & Buy Support & Community Tools & Software Technical Documents LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 LM555 Timer 1 Features 3 Description * * * * * * * * * The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For a stable operation as an oscillator, the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output circuit can source or sink up to 200 mA or drive TTL circuits. 1 Direct Replacement for SE555/NE555 Timing from Microseconds through Hours Operates in Both Astable and Monostable Modes Adjustable Duty Cycle Output Can Source or Sink 200 mA Output and Supply TTL Compatible Temperature Stability Better than 0.005% per C Normally On and Normally Off Output Available in 8-pin VSSOP Package 2 Applications * * * * * * * Precision Timing Pulse Generation Sequential Timing Time Delay Generation Pulse Width Modulation Pulse Position Modulation Linear Ramp Generator Device Information(1) PART NUMBER LM555 PACKAGE BODY SIZE (NOM) SOIC (8) 4.90 mm x 3.91 mm PDIP (8) 9.81 mm x 6.35 mm VSSOP (8) 3.00 mm x 3.00 mm (1) For all available packages, see the orderable addendum at the end of the datasheet. Schematic Diagram 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com Table of Contents 1 2 3 4 5 6 7 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 4 4 4 4 5 6 Absolute Maximum Ratings ...................................... ESD Ratings.............................................................. Recommended Operating Conditions....................... Thermal Information ................................................. Electrical Characteristics .......................................... Typical Characteristics .............................................. 7.3 Feature Description................................................... 8 7.4 Device Functional Modes.......................................... 9 8 Application and Implementation ........................ 12 8.1 Application Information............................................ 12 8.2 Typical Application ................................................. 12 9 Power Supply Recommendations...................... 15 10 Layout................................................................... 15 10.1 Layout Guidelines ................................................. 15 10.2 Layout Example .................................................... 15 11 Device and Documentation Support ................. 16 Detailed Description .............................................. 8 11.1 Trademarks ........................................................... 16 11.2 Electrostatic Discharge Caution ............................ 16 11.3 Glossary ................................................................ 16 7.1 Overview ................................................................... 8 7.2 Functional Block Diagram ......................................... 8 12 Mechanical, Packaging, and Orderable Information ........................................................... 16 4 Revision History Changes from Revision C (March 2013) to Revision D * Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .............................. 1 Changes from Revision B (March 2013) to Revision C * 2 Page Page Changed layout of National Data Sheet to TI format ........................................................................................................... 13 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 5 Pin Configuration and Functions D, P, and DGK Packages 8-Pin PDIP, SOIC, and VSSOP Top View 1 GND 8 2 TRIGGER 3 OUTPUT 7 COMPARATOR R FLIP FLOP R OUTPUT STAGE R DISCHARGE COMPARATOR VREF (INT) 4 RESET +VCC 6 THRESHOLD 5 CONTROL VOLTAGE Pin Functions PIN NO. NAME 5 Control Voltage 7 Discharge I/O DESCRIPTION I Controls the threshold and trigger levels. It determines the pulse width of the output waveform. An external voltage applied to this pin can also be used to modulate the output waveform I Open collector output which discharges a capacitor between intervals (in phase with output). It toggles the output from high to low when voltage reaches 2/3 of the supply voltage 1 GND O Ground reference voltage 3 Output O Output driven waveform I Negative pulse applied to this pin to disable or reset the timer. When not used for reset purposes, it should be connected to VCC to avoid false triggering I Compares the voltage applied to the terminal with a reference voltage of 2/3 Vcc. The amplitude of voltage applied to this terminal is responsible for the set state of the flip-flop I Responsible for transition of the flip-flop from set to reset. The output of the timer depends on the amplitude of the external trigger pulse applied to this pin I Supply voltage with respect to GND 4 6 2 8 Reset Threshold Trigger V+ Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 3 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) MIN Power Dissipation (3) Soldering Information MAX UNIT LM555CM, LM555CN (4) 1180 mW LM555CMM 613 mW PDIP Package Soldering (10 Seconds) 260 C Small Outline Packages (SOIC and VSSOP) Vapor Phase (60 Seconds) 215 C 220 C 150 C Infrared (15 Seconds) Storage temperature, Tstg (1) (2) (3) (4) -65 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications. For operating at elevated temperatures the device must be derated above 25C based on a 150C maximum junction temperature and a thermal resistance of 106C/W (PDIP), 170C/W (S0IC-8), and 204C/W (VSSOP) junction to ambient. Refer to RETS555X drawing of military LM555H and LM555J versions for specifications. 6.2 ESD Ratings V(ESD) (1) (2) Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) VALUE UNIT 500 (2) V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. The ESD information listed is for the SOIC package. 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) MIN Supply Voltage Temperature, TA 0 Operating junction temperature, TJ MAX UNIT 18 V 70 C 70 C 6.4 Thermal Information LM555 THERMAL METRIC (1) PDIP SOIC VSSOP UNIT 204 C/W 8 PINS RJA (1) 4 Junction-to-ambient thermal resistance 106 170 For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 6.5 Electrical Characteristics (TA = 25C, VCC = 5 V to 15 V, unless otherwise specified) (1) (2) PARAMETER TEST CONDITIONS Supply Voltage Supply Current MIN TYP 4.5 MAX UNIT 16 VCC = 5 V, RL = 3 6 VCC = 15 V, RL = (Low State) (3) 10 15 V mA Timing Error, Monostable Initial Accuracy Drift with Temperature 1% RA = 1 k to 100 k, C = 0.1 F, 50 ppm/C (4) Accuracy over Temperature 1.5 % Drift with Supply 0.1 % V Timing Error, Astable Initial Accuracy Drift with Temperature 2.25 RA, RB =1 k to 100 k, C = 0.1 F, 150 Accuracy over Temperature 3.0% Drift with Supply 0.30 % Threshold Voltage 0.667 Trigger Voltage VCC = 15 V 0.4 Reset Current Control Voltage Level VCC = 5 V Pin 7 Leakage Output High Pin 7 Sat V 0.5 0.9 A 0.5 1 V 0.1 0.4 mA 0.1 0.25 A 9 10 11 2.6 3.33 4 1 100 (5) VCC = 15 V V 1.67 Trigger Current Reset Voltage /V x VCC 5 VCC = 5 V Threshold Current ppm/C (4) V nA (6) Output Low VCC = 15 V, I7 = 15 mA 180 Output Low VCC = 4.5 V, I7 = 4.5 mA 80 200 mV ISINK = 10 mA 0.1 0.25 V ISINK = 50 mA Output Voltage Drop (Low) mV VCC = 15 V 0.4 0.75 V ISINK = 100 mA 2 2.5 V ISINK = 200 mA 2.5 V VCC = 5 V ISINK = 8 mA ISINK = 5 mA (1) (2) (3) (4) (5) (6) V 0.25 0.35 V All voltages are measured with respect to the ground pin, unless otherwise specified. Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensures specific performance limits. This assumes that the device is within the Recommended Operating Conditions. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. Supply current when output high typically 1 mA less at VCC = 5 V. Tested at VCC = 5 V and VCC = 15 V. This will determine the maximum value of RA + RB for 15 V operation. The maximum total (RA + RB) is 20 M. No protection against excessive pin 7 current is necessary providing the package dissipation rating will not be exceeded. Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 5 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com Electrical Characteristics (continued) (TA = 25C, VCC = 5 V to 15 V, unless otherwise specified)(1)(2) PARAMETER Output Voltage Drop (High) TEST CONDITIONS MIN ISOURCE = 200 mA, VCC = 15 V TYP MAX UNIT 12.5 V 12.75 13.3 V 2.75 3.3 V Rise Time of Output 100 ns Fall Time of Output 100 ns ISOURCE = 100 mA, VCC = 15 V VCC = 5 V 6.6 Typical Characteristics 6 Figure 1. Minimum Pulse Width Required For Triggering Figure 2. Supply Current vs. Supply Voltage Figure 3. High Output Voltage vs. Output Source Current Figure 4. Low Output Voltage vs. Output Sink Current Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 Typical Characteristics (continued) Figure 5. Low Output Voltage vs. Output Sink Current Figure 6. Low Output Voltage vs. Output Sink Current Figure 7. Output Propagation Delay vs. Voltage Level of Trigger Pulse Figure 8. Output Propagation Delay vs. Voltage Level of Trigger Pulse Figure 9. Discharge Transistor (Pin 7) Voltage vs. Sink Current Figure 10. Discharge Transistor (Pin 7) Voltage vs. Sink Current Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 7 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com 7 Detailed Description 7.1 Overview The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output circuit can source or sink up to 200mA or driver TTL circuits. The LM555 are available in 8-pin PDIP, SOIC, and VSSOP packages and is a direct replacement for SE555/NE555. 7.2 Functional Block Diagram CONTROL THRESHOLD VOLTAGE +Vcc COMPARATOR RESET Vref (int) TRIGGER FLIP FLOP DISCHARGE COMPARATOR OUTPUT STAGE OUTPUT 7.3 Feature Description 7.3.1 Direct Replacement for SE555/NE555 The LM555 timer is a direct replacement for SE555 and NE555. It is pin-to-pin compatible so that no schematic or layout changes are necessary. The LM555 come in an 8-pin PDIP, SOIC, and VSSOP package. 7.3.2 Timing From Microseconds Through Hours The LM555 has the ability to have timing parameters from the microseconds range to hours. The time delay of the system can be determined by the time constant of the R and C value used for either the monostable or astable configuration. A nomograph is available for easy determination of R and C values for various time delays. 7.3.3 Operates in Both Astable and Monostable Mode The LM555 can operate in both astable and monostable mode depending on the application requirements. * Monostable mode: The LM555 timer acts as a "one-shot" pulse generator. The pulse beings when the LM555 timer receives a signal at the trigger input that falls below a 1/3 of the voltage supply. The width of the output pulse is determined by the time constant of an RC network. The output pulse ends when the voltage on the 8 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 Feature Description (continued) * capacitor equals 2/3 of the supply voltage. The output pulse width can be extended or shortened depending on the application by adjusting the R and C values. Astable (free-running) mode: The LM555 timer can operate as an oscillator and puts out a continuous stream of rectangular pulses having a specified frequency. The frequency of the pulse stream depends on the values of RA, RB, and C. 7.4 Device Functional Modes 7.4.1 Monostable Operation In this mode of operation, the timer functions as a one-shot (Figure 11). The external capacitor is initially held discharged by a transistor inside the timer. Upon application of a negative trigger pulse of less than 1/3 VCC to pin 2, the flip-flop is set which both releases the short circuit across the capacitor and drives the output high. Figure 11. Monostable The voltage across the capacitor then increases exponentially for a period of t = 1.1 RA C, at the end of which time the voltage equals 2/3 VCC. The comparator then resets the flip-flop which in turn discharges the capacitor and drives the output to its low state. Figure 12 shows the waveforms generated in this mode of operation. Since the charge and the threshold level of the comparator are both directly proportional to supply voltage, the timing interval is independent of supply. VCC = 5 V TIME = 0.1 ms/DIV. RA = 9.1 k C = 0.01 F Top Trace: Input 5V/Div. Middle Trace: Output 5V/Div. Bottom Trace: Capacitor Voltage 2V/Div. Figure 12. Monostable Waveforms During the timing cycle when the output is high, the further application of a trigger pulse will not effect the circuit so long as the trigger input is returned high at least 10 s before the end of the timing interval. However the circuit can be reset during this time by the application of a negative pulse to the reset terminal (pin 4). The output will then remain in the low state until a trigger pulse is again applied. When the reset function is not in use, TI recommends connecting the Reset pin to VCC to avoid any possibility of false triggering. Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 9 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com Device Functional Modes (continued) Figure 13 is a nomograph for easy determination of R, C values for various time delays. Figure 13. Time Delay 7.4.2 Astable Operation If the circuit is connected as shown in Figure 14 (pins 2 and 6 connected) it will trigger itself and free run as a multivibrator. The external capacitor charges through RA + RB and discharges through RB. Thus the duty cycle may be precisely set by the ratio of these two resistors. Figure 14. Astable In this mode of operation, the capacitor charges and discharges between 1/3 VCC and 2/3 VCC. As in the triggered mode, the charge and discharge times, and therefore the frequency are independent of the supply voltage. Figure 15 shows the waveforms generated in this mode of operation. 10 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 Device Functional Modes (continued) VCC = 5 V TIME = 20s/DIV. RA = 3.9 k RB = 3 k C = 0.01 F Top Trace: Output 5V/Div. Bottom Trace: Capacitor Voltage 1V/Div. Figure 15. Astable Waveforms The charge time (output high) is given by: t1 = 0.693 (RA + RB) C (1) And the discharge time (output low) by: t2 = 0.693 (RB) C (2) Thus the total period is: T = t1 + t2 = 0.693 (RA +2RB) C (3) The frequency of oscillation is: (4) Figure 16 may be used for quick determination of these RC values. The duty cycle is: (5) Figure 16. Free Running Frequency Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 11 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com 8 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 8.1 Application Information The LM555 timer can be used a various configurations, but the most commonly used configuration is in monostable mode. A typical application for the LM555 timer in monostable mode is to turn on an LED for a specific time duration. A pushbutton is used as the trigger to output a high pulse when trigger pin is pulsed low. This simple application can be modified to fit any application requirement. 8.2 Typical Application Figure 17 shows the schematic of the LM555 that flashes an LED in monostable mode. Figure 17. Schematic of Monostable Mode to Flash an LED 8.2.1 Design Requirements The main design requirement for this application requires calculating the duration of time for which the output stays high. The duration of time is dependent on the R and C values (as shown in Figure 17) and can be calculated by: t = 1.1 x R x C seconds (6) 8.2.2 Detailed Design Procedure To allow the LED to flash on for a noticeable amount of time, a 5 second time delay was chosen for this application. By using Equation 6, RC equals 4.545. If R is selected as 100 k, C = 45.4 F. The values of R = 100 k and C = 47 F was selected based on standard values of resistors and capacitors. A momentary push button switch connected to ground is connected to the trigger input with a 10-K current limiting resistor pullup to the supply voltage. When the push button is pressed, the trigger pin goes to GND. An LED is connected to the output pin with a current limiting resistor in series from the output of the LM555 to GND. The reset pin is not used and was connected to the supply voltage. 8.2.2.1 Frequency Divider The monostable circuit of Figure 11 can be used as a frequency divider by adjusting the length of the timing cycle. Figure 18 shows the waveforms generated in a divide by three circuit. 12 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 Typical Application (continued) VCC = 5 V Top Trace: Input 4 V/Div. TIME = 20 s/DIV. Middle Trace: Output 2V/Div. RA = 9.1 k Bottom Trace: Capa citor 2V/Div. C = 0.01 F Figure 18. Frequency Divider 8.2.2.2 Additional Information Lower comparator storage time can be as long as 10 s when pin 2 is driven fully to ground for triggering. This limits the monostable pulse width to 10 s minimum. Delay time reset to output is 0.47 s typical. Minimum reset pulse width must be 0.3 s, typical. Pin 7 current switches within 30 ns of the output (pin 3) voltage. 8.2.3 Application Curves The data shown below was collected with the circuit used in the typical applications section. The LM555 was configured in the monostable mode with a time delay of 5.17 s. The waveforms correspond to: * Top Waveform (Yellow) - Capacitor voltage * Middle Waveform (Green) - Trigger * Bottom Waveform (Purple) - Output As the trigger pin pulses low, the capacitor voltage starts charging and the output goes high. The output goes low as soon as the capacitor voltage reaches 2/3 of the supply voltage, which is the time delay set by the R and C value. For this example, the time delay is 5.17 s. Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 13 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com Typical Application (continued) Figure 19. Trigger, Capacitor Voltage, and Output Waveforms in Monostable Mode 14 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 LM555 www.ti.com SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 9 Power Supply Recommendations The LM555 requires a voltage supply within 4.5 V to 16 V. Adequate power supply bypassing is necessary to protect associated circuitry. The minimum recommended capacitor value is 0.1 F in parallel with a 1-F electrolytic capacitor. Place the bypass capacitors as close as possible to the LM555 and minimize the trace length. 10 Layout 10.1 Layout Guidelines Standard PCB rules apply to routing the LM555. The 0.1-F capacitor in parallel with a 1-F electrolytic capacitor should be as close as possible to the LM555. The capacitor used for the time delay should also be placed as close to the discharge pin. A ground plane on the bottom layer can be used to provide better noise immunity and signal integrity. Figure 20 is the basic layout for various applications. * C1 - based on time delay calculations * C2 - 0.01-F bypass capacitor for control voltage pin * C3 - 0.1-F bypass ceramic capacitor * C4 - 1-F electrolytic bypass capacitor * R1 - based on time delay calculations * U1 - LMC555 10.2 Layout Example Figure 20. Layout Example Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 15 LM555 SNAS548D - FEBRUARY 2000 - REVISED JANUARY 2015 www.ti.com 11 Device and Documentation Support 11.1 Trademarks All trademarks are the property of their respective owners. 11.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 11.3 Glossary SLYZ022 -- TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 16 Submit Documentation Feedback Copyright (c) 2000-2015, Texas Instruments Incorporated Product Folder Links: LM555 PACKAGE OPTION ADDENDUM www.ti.com 29-Jun-2017 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (C) Device Marking (4/5) LM555CM NRND SOIC D 8 95 TBD Call TI Call TI 0 to 70 LM 555CM LM555CM/NOPB ACTIVE SOIC D 8 95 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM 0 to 70 LM 555CM LM555CMM NRND VSSOP DGK 8 1000 TBD Call TI Call TI 0 to 70 Z55 LM555CMM/NOPB ACTIVE VSSOP DGK 8 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM 0 to 70 Z55 LM555CMMX/NOPB ACTIVE VSSOP DGK 8 3500 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM 0 to 70 Z55 LM555CMX NRND SOIC D 8 2500 TBD Call TI Call TI 0 to 70 LM 555CM LM555CMX/NOPB ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM 0 to 70 LM 555CM LM555CN/NOPB ACTIVE PDIP P 8 40 Green (RoHS & no Sb/Br) CU SN Level-1-NA-UNLIM 0 to 70 LM 555CN (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 29-Jun-2017 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 21-Oct-2014 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant LM555CMM VSSOP DGK 8 1000 178.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1 LM555CMM/NOPB VSSOP DGK 8 1000 178.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1 LM555CMMX/NOPB VSSOP DGK 8 3500 330.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1 LM555CMX SOIC D 8 2500 330.0 12.4 6.5 5.4 2.0 8.0 12.0 Q1 LM555CMX/NOPB SOIC D 8 2500 330.0 12.4 6.5 5.4 2.0 8.0 12.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 21-Oct-2014 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LM555CMM VSSOP DGK 8 1000 210.0 185.0 35.0 LM555CMM/NOPB VSSOP DGK 8 1000 210.0 185.0 35.0 LM555CMMX/NOPB VSSOP DGK 8 3500 367.0 367.0 35.0 LM555CMX SOIC D 8 2500 367.0 367.0 35.0 LM555CMX/NOPB SOIC D 8 2500 367.0 367.0 35.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2017, Texas Instruments Incorporated Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Texas Instruments: LM555CM LM555CM/NOPB LM555CMM LM555CMM/NOPB LM555CMMX/NOPB LM555CMX LM555CMX/NOPB LM555CN/NOPB NE555V MC1455P1 LM555-MWC