Preliminary GS84018/32/36AT/B-190/180/166/150/100 TQFP, BGA Commercial Temp Industrial Temp 256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs Features * FT pin for user-configurable flow through or pipelined operation * Single Cycle Deselect (SCD) operation * 3.3 V +10%/-5% core power supply * 2.5 V or 3.3 V I/O supply * LBO pin for Linear or Interleaved Burst mode * Internal input resistors on mode pins allow floating mode pins * Default to Interleaved Pipelined mode * Byte Write (BW) and/or Global Write (GW) operation * Common data inputs and data outputs * Clock control, registered, address, data, and control * Internal self-timed write cycle * Automatic power-down for portable applications * JEDEC standard 100-lead TQFP or 119-Bump BGA package -190 -180 -166 -150 -100 10 ns tCycle 5.3 ns 5.5 ns 6.0 ns 6.6 ns Pipeline 3.0 ns 3.0 ns 3.5 ns 3.8 ns 4.5 ns tKQ 3-1-1-1 IDD 200 mA 185 mA 170 mA 155 mA 105 mA Flow tKQ 7.5 ns 8 ns 8.5 ns 10 ns 12 ns Through tCycle 8.5 ns 9 ns 10 ns 12 ns 15 ns 2-1-1-1 IDD 125 mA 115 mA 105 mA 100 mA 80 mA Functional Description 190 MHz-100 MHz 3.3 V VDD 3.3 V and 2.5 V I/O counter may be configured to count in either linear or interleave order with the Linear Burst Order (LBO) input. The burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance. Flow Through/Pipeline Reads The function of the Data Output register can be controlled by the user via the FT mode pin/bump (pin 14 in the TQFP and bump 5R in the BGA). Holding the FT mode pin/bump low places the RAM in Flow Through mode, causing output data to bypass the Data Output Register. Holding FT high places the RAM in Pipelined mode, activating the rising-edge-triggered Data Output Register. SCD Pipelined Reads The GS84018/32/36A is an SCD (Single Cycle Deselect) pipelined synchronous SRAM. DCD (Dual Cycle Deselect) versions are also available. SCD SRAMs pipeline deselect commands one stage less than read commands. SCD RAMs begin turning off their outputs immediately after the deselect command has been captured in the input registers. Byte Write and Global Write Byte write operation is performed by using byte write enable (BW) input combined with one or more individual byte write signals (Bx). In addition, Global Write (GW) is available for writing all bytes at one time, regardless of the Byte Write control inputs. Sleep Mode Applications The GS84018/32/36A is a 4,718,592-bit (4,194,304-bit for x32 version) high performance synchronous SRAM with a 2bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications ranging from DSP main store to networking chip set support. The GS84018/32/36A is available in a JEDEC standard 100-lead TQFP or 119-Bump BGA package. Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode. Core and Interface Voltages The GS84018/32/36A operates on a 3.3 V power supply and all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate output power (VDDQ) pins are used to de-couple output noise from the internal circuit. Controls Addresses, data I/Os, chip enables (E1, E2, E3), address burst control inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW, GW) are synchronous and are controlled by a positive-edge-triggered clock input (CK). Output enable (G) and power down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either ADSP or ADSC inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by ADV. The burst address Rev: 1.13 5/2003 1/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 A A E1 E2 NC NC BB BA E3 VDD VSS CK GW BW G ADSC ADSP ADV A A GS84018A 100-Pin TQFP Pinout NC NC NC VDDQ A NC NC VDDQ VSS NC DQPA DQA DQA VSS VDDQ DQA DQA VSS NC VDD ZZ DQA DQA VDDQ VSS DQA DQA NC NC VSS VDDQ NC NC NC LBO A A A A A1 A0 NC NC VSS VDD NC NC A A A A A A A VSS NC NC DQB DQB VSS VDDQ DQB DQB FT VDD NC VSS DQB DQB VDDQ VSS DQB DQB DQPB NC VSS VDDQ NC NC NC 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 1 80 2 79 3 78 4 77 5 76 6 75 7 74 8 73 9 72 256K x 18 10 71 11 Top View 70 12 69 13 68 14 67 15 66 16 65 17 64 18 63 19 62 20 61 21 60 22 59 23 58 24 57 25 56 26 55 27 54 28 53 29 52 30 51 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Rev: 1.13 5/2003 2/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 A A E1 E2 BD BC BB BA E3 VDD VSS CK GW BW G ADSC ADSP ADV A A GS84032A 100-Pin TQFP Pinout NC DQC DQC VDDQ NC DQB DQB VDDQ VSS DQB DQB DQB DQB VSS VDDQ DQB DQB VSS NC VDD ZZ DQA DQA VDDQ VSS DQA DQA DQA DQA VSS VDDQ DQA DQA NC LBO A A A A A1 A0 NC NC VSS VDD NC NC A A A A A A A VSS DQC DQC DQC DQC VSS VDDQ DQC DQC FT VDD NC VSS DQD DQD VDDQ VSS DQD DQD DQD DQD VSS VDDQ DQD DQD NC 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 1 80 2 79 3 78 4 77 5 76 6 75 7 74 8 73 9 72 128K x 32 10 71 11 Top View 70 12 69 13 68 14 67 15 66 16 65 17 64 18 63 19 62 20 61 21 60 22 59 23 58 24 57 25 56 26 55 27 54 28 53 29 52 30 51 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Rev: 1.13 5/2003 3/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 A A E1 E2 BD BC BB BA E3 VDD VSS CK GW BW G ADSC ADSP ADV A A GS84036A 100-Pin TQFP Pinout DQPC DQC DQC VDDQ DQPB DQB DQB VDDQ VSS DQB DQB DQB DQB VSS VDDQ DQB DQB VSS NC VDD ZZ DQA DQA VDDQ VSS DQA DQA DQA DQA VSS VDDQ DQA DQA DQA LBO A A A A A1 A0 NC NC VSS VDD NC NC A A A A A A A VSS DQC DQC DQC DQC VSS VDDQ DQC DQC FT VDD NC VSS DQD DQD VDDQ VSS DQD DQD DQD DQD VSS VDDQ DQD DQD DQPD 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 1 80 2 79 3 78 4 77 5 76 6 75 7 74 8 73 9 72 128K x 36 10 71 11 Top View 70 12 69 13 68 14 67 15 66 16 65 17 64 18 63 19 62 20 61 21 60 22 59 23 58 24 57 25 56 26 55 27 54 28 53 29 52 30 51 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Rev: 1.13 5/2003 4/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 TQFP Pin Description Symbol Type Description A 0, A 1 I Address field LSBs and Address Counter preset Inputs A I Address Inputs DQA DQB DQC DQD I/O Data Input and Output pins BW I Byte Write--Writes all enabled bytes; active low BA, BB I Byte Write Enable for DQA, DQB Data I/'s; active low BC , BD I Byte Write Enable for DQC, DQD Data I/Os; active low CK I Clock Input Signal; active high GW I Global Write Enable--Writes all bytes; active low E 1, E 3 I Chip Enable; active low E2 I Chip Enable; active high G I Output Enable; active low ADV I Burst address counter advance enable; active low ADSP, ADSC I Address Strobe (Processor, Cache Controller); active low ZZ I Sleep Mode control; active high FT I Flow Through or Pipeline mode; active low LBO I Linear Burst Order mode; active low VDD I Core power supply VSS I I/O and Core Ground VDDQ I Output driver power supply NC - No Connect Rev: 1.13 5/2003 5/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 GS84018A Pad Out 119-Bump BGA--Top View Rev: 1.13 5/2003 1 2 3 4 5 6 7 A VDDQ A A ADSP A A VDDQ B NC E2 A ADSC A E3 NC C NC A A VDD A A NC D DQB NC VSS NC VSS DQPA NC E NC DQB VSS E1 VSS NC DQA F VDDQ NC VSS G VSS DQA VDDQ G NC DQB BB ADV NC NC DQA H DQB NC VSS GW VSS DQA NC J VDDQ VDD NC VDD NC VDD VDDQ K NC DQB VSS CK VSS NC DQA L DQB NC NC NC BA DQA NC M VDDQ DQB VSS BW VSS NC VDDQ N DQB NC VSS A1 VSS DQA NC P NC DQPB VSS A0 VSS NC DQA R NC A LBO VDD FT A NC T NC A A NC A A ZZ U VDDQ NC NC NC NC NC VDDQ 6/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 GS84032A Pad Out 119-Bump BGA--Top View Rev: 1.13 5/2003 1 2 3 4 5 6 7 A VDDQ A A ADSP A A VDDQ B NC E2 A ADSC A E3 NC C NC A A VDD A A NC D DQC NC VSS NC VSS NC DQB E DQC DQC VSS E1 VSS DQB DQB F VDDQ DQC VSS G VSS DQB VDDQ G DQC DQC BC ADV BB DQB DQB H DQC DQC VSS GW VSS DQB DQB J VDDQ VDD NC VDD NC VDD VDDQ K DQD DQD VSS CK VSS DQA DQA L DQD DQD BD NC BA DQA DQA M VDDQ DQD VSS BW VSS DQA VDDQ N DQD DQD VSS A1 VSS DQA DQA P DQD NC VSS A0 VSS NC DQA R NC A LBO VDD FT A NC T NC NC A A A NC ZZ U VDDQ NC NC NC NC NC VDDQ 7/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 GS84036A Pad Out 119-Bump BGA--Top View Rev: 1.13 5/2003 1 2 3 4 5 6 7 A VDDQ A A ADSP A A VDDQ B NC E2 A ADSC A E3 NC C NC A A VDD A A NC D DQC DQPC VSS NC VSS DQPB DQB E DQC DQC VSS E1 VSS DQB DQB F VDDQ DQC VSS G VSS DQB VDDQ G DQC2 DQC BC ADV BB DQB DQB2 H DQC DQC VSS GW VSS DQB DQB J VDDQ VDD NC VDD NC VDD VDDQ K DQD DQD VSS CK VSS DQA DQA L DQD DQD BD NC BA DQA DQA M VDDQ DQD VSS BW VSS DQA VDDQ N DQD DQD VSS A1 VSS DQA DQA P DQD DQPD VSS A0 VSS DQPA DQA R NC A LBO VDD FT A NC T NC NC A A A NC ZZ U VDDQ NC NC NC NC NC VDDQ 8/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 BGA Pin Description Symbol Type Description A 0, A 1 I Address field LSBs and Address Counter Preset Inputs A I Address Inputs DQA DQB DQC DQD I/O Data Input and Output pins BA, BB, BC, BD I Byte Write Enable for DQA, DQB, DQC, DQD I/O's; active low CK I Clock Input Signal; active high BW I Byte Write--Writes all enabled bytes; active low GW I Global Write Enable--Writes all bytes; active low E 1, E 3 I Chip Enable; active low E2 I Chip Enable; active high G I Output Enable; active low ADV I Burst address counter advance enable; active low ADSP, ADSC I Address Strobe (Processor, Cache Controller); active low ZZ I Sleep Mode control; active high FT I Flow Through or Pipeline mode; active low LBO I Linear Burst Order mode; active low VDD I Core power supply VSS I I/O and Core Ground VDDQ I Output driver power supply NC - No Connect Rev: 1.13 5/2003 9/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 GS84018/32/36A Block Diagram Register A0-An D Q A0 A0 D0 A1 Q0 A1 D1 Q1 Counter Load A LBO ADV Memory Array CK ADSC ADSP Q D Register GW BW BA D Q Register D 36 Q BB 36 4 Register D Q D Q D Q Register Register D Q Register BC BD Register D Q Register E1 E3 E2 D Q Register D Q FT G ZZ 1 Power Down DQx0-DQx9 Control Note: Only x36 version shown for simplicity. Rev: 1.13 5/2003 10/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Mode Pin Functions Mode Name Pin Name Burst Order Control LBO Output Register Control FT Power Down Control ZZ State Function L Linear Burst H or NC Interleaved Burst L Flow Through H or NC Pipeline L or NC Active H Standby, IDD = ISB Note: There are pull-up devices on LBO and FT pins and a pull down device on the ZZ pin, so those input pins can be unconnected and the chip will operate in the default states as specified in the above tables. Burst Counter Sequences Interleaved Burst Sequence Linear Burst Sequence A[1:0] A[1:0] A[1:0] A[1:0] A[1:0] A[1:0] A[1:0] A[1:0] 1st address 00 01 10 11 1st address 00 01 10 11 2nd address 01 10 11 00 2nd address 01 00 11 10 3rd address 10 11 00 01 3rd address 10 11 00 01 4th address 11 00 01 10 4th address 11 10 01 00 Note: The burst counter wraps to initial state on the 5th clock. Note: The burst counter wraps to initial state on the 5th clock. Byte Write Truth Table Function GW BW BA BB BC BD Notes Read H H X X X X 1 Read H L H H H H 1 Write byte A H L L H H H 2, 3 Write byte B H L H L H H 2, 3 Write byte C H L H H L H 2, 3, 4 Write byte D H L H H H L 2, 3, 4 Write all bytes H L L L L L 2, 3, 4 Write all bytes L X X X X X Notes: 1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs. 2. Byte Write Enable inputs BA, BB, BC and/or BD may be used in any combination with BW to write single or multiple bytes. 3. All byte I/Os remain High-Z during all write operations regardless of the state of Byte Write Enable inputs. 4. Bytes "C" and "D" are only available on the x32 and x36 versions. Rev: 1.13 5/2003 11/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Synchronous Truth Table Operation Address Used State Diagram Key5 E1 E2 Deselect Cycle, Power Down None X H X X Deselect Cycle, Power Down None X L F Deselect Cycle, Power Down None X L Read Cycle, Begin Burst External R Read Cycle, Begin Burst External Write Cycle, Begin Burst ADV W3 DQ4 L X X High-Z L X X X High-Z F H L X X High-Z L T L X X X Q R L T H L X F Q External W L T H L X T D Read Cycle, Continue Burst Next CR X X H H L F Q Read Cycle, Continue Burst Next CR H X X H L F Q Write Cycle, Continue Burst Next CW X X H H L T D Write Cycle, Continue Burst Next CW H X X H L T D Read Cycle, Suspend Burst Current X X H H H F Q Read Cycle, Suspend Burst Current H X X H H F Q Write Cycle, Suspend Burst Current X X H H H T D Write Cycle, Suspend Burst Current H X X H H T D ADSP ADSC Notes: 1. X = Don't Care, H = High, L = Low. 2. E = T (True) if E2 = 1 and E3 = 0; E = F (False) if E2 = 0 or E3 = 1. 3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding. 4. G is an asynchronous input. G can be driven high at any time to disable active output drivers. G low can only enable active drivers (shown as "Q" in the Truth Table above). 5. 6. 7. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish basic synchronous or synchronous burst operations and may be avoided for simplicity. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See BOLD items above. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above. Rev: 1.13 5/2003 12/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Simplified State Diagram X Deselect W R Simple Burst Synchronous Operation Simple Synchronous Operation W X R R First Write CW First Read CR CR W X R R X Burst Write Burst Read X CR CW CR Notes: 1. The diagram shows only supported (tested) synchronous state transitions. The diagram presumes G is tied Low. 2. The upper portion of the diagram assumes active use of only the Enable (E1, E2, E3) and Write (BA, BB, BC, BD, BW and GW) control inputs and that ADSP is tied high and ADSC is tied low. 3. The upper and lower portions of the diagram together assume active use of only the Enable, Write and ADSC control inputs and assumes ADSP is tied high and ADV is tied low. Rev: 1.13 5/2003 13/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Simplified State Diagram with G X Deselect W R W X R R First Write CR CW W CW W X First Read X CR R Burst Write R CR CW W Burst Read X CW CR Notes: 1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use of G. 2. Use of "Dummy Reads" (Read Cycles with G High) may be used to make the transition from Read cycles to Write cycles without passing through a Deselect cycle. Dummy Read cycles increment the address counter just like normal Read cycles. 3. Transitions shown in grey tone assume G has been pulsed high long enough to turn the RAM's drivers off and for incoming data to meet Data Input Set Up Time. Rev: 1.13 5/2003 14/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Absolute Maximum Ratings (All voltages reference to VSS) Symbol Description Value Unit VDD Voltage on VDD Pins -0.5 to 4.6 V VDDQ Voltage in VDDQ Pins -0.5 to VDD V VCK Voltage on Clock Input Pin -0.5 to 6 V VI/O Voltage on I/O Pins -0.5 to VDDQ +0.5 ( 4.6 V max.) V VIN Voltage on Other Input Pins -0.5 to VDD +0.5 ( 4.6 V max.) V IIN Input Current on Any Pin +/-20 mA IOUT Output Current on Any I/O Pin +/-20 mA PD Package Power Dissipation 1.5 W TSTG Storage Temperature -55 to 125 o TBIAS Temperature Under Bias -55 to 125 oC C Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. Recommended Operating Conditions Parameter Symbol Min. Typ. Max. Unit Notes Supply Voltage VDD 3.135 3.3 3.6 V I/O Supply Voltage VDDQ 2.375 2.5 VDD V 1 Input High Voltage VIH 1.7 -- VDD +0.3 V 2 Input Low Voltage VIL -0.3 -- 0.8 V 2 Ambient Temperature (Commercial Range Versions) TA 0 25 70 C 3 TA Ambient Temperature (Industrial Range Versions) -40 25 85 C 3 Note: 1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V VDDQ 2.375 V (i.e., 2.5 V I/O) and 3.6 V VDDQ 3.135 V (i.e., 3.3 V I/O) and quoted at whichever condition is worst case. 2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. 3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. 4. Input Under/overshoot voltage must be -2 V > Vi < VDD+2 V with a pulse width not to exceed 20% tKC. Rev: 1.13 5/2003 15/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Undershoot Measurement and Timing Overshoot Measurement and Timing VIH 20% tKC VDD+-2.0V VSS 50% 50% VDD VSS-2.0V 20% tKC VIL Capacitance (TA = 25oC, f = 1 MHZ, VDD = 3.3 V) Parameter Symbol Test conditions Typ. Max. Unit Control Input Capacitance CI VDD = 3.3 V 3 4 pF Input Capacitance CIN VIN = 0 V 4 5 pF COUT VOUT = 0 V 6 7 pF Output Capacitance Note: This parameter is sample tested. Package Thermal Characteristics Rating Junction to Ambient (at 200 lfm) Junction to Ambient (at 200 lfm) Layer Board Symbol TQFP Max BGA Max Unit Notes single RJA 40 38 C/W 1,2,4 four RJA 24 21 C/W 1,2,4 RJC 9 5 C/W 3,4 Junction to Case (TOP) Notes: 1. Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temperature air flow, board density, and PCB thermal resistance. 2. SCMI G-38-87. 3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1. 4. For x18 configuration, consult factory. Rev: 1.13 5/2003 16/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 AC Test Conditions Parameter Conditions Input high level 2.3 V Input low level 0.2 V Input slew rate 1 V/ns Input reference level 1.25 V Output reference level 1.25 V Output load Fig. 1& 2 Notes: 1. Include scope and jig capacitance. 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. 3. Output Load 2 for tLZ, tHZ, tOLZ and tOHZ. 4. Device is deselected as defined by the Truth Table. Output Load 2 Output Load 1 DQ 2.5 V 50 225 DQ 30pF* 5pF* VT = 1.25 V 225 * Distributed Test Jig Capacitance DC Electrical Characteristics Parameter Symbol Test Conditions Min Max IIL VIN = 0 to VDD -1 uA 1uA ZZ Input Current IINZZ VDD VIN VIH 0V VIN VIH -1 uA -1 uA 1 uA 300 uA Mode Pin Input Current IINM VDD VIN VIL 0V VIN VIL -300 uA -1uA 1 uA 1 uA Output Leakage Current IOL Output Disable, VOUT = 0 to VDD -1 uA 1 uA Output High Voltage VOH IOH = -4 mA, VDDQ = 2.375 V 1.7 V Output High Voltage VOH IOH = -4 mA, VDDQ = 3.135 V 2.4 V Output Low Voltage VOL IOL = 4 mA Input Leakage Current (except mode pins) Rev: 1.13 5/2003 17/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com 0.4 V (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Operating Currents -190 -40 to 85C 0 to 70C -40 to 85C 0 to 70C -40 to 85C 0 to 70C -40 to 85C Unit IDD Pipeline 200 210 185 195 170 180 155 165 105 115 mA IDD Flow Through 125 135 115 125 105 115 100 110 80 90 mA ISB Pipeline 20 30 20 30 20 30 20 30 20 30 mA ISB Flow Through 20 30 20 30 20 30 20 30 20 30 mA IDD Pipeline 35 45 35 45 30 40 30 40 20 30 mA IDD Flow Through 20 30 20 30 20 30 15 25 15 25 mA Operating Current Device Selected; All other inputs VIH or VIL Output open Deselect Current Rev: 1.13 5/2003 -100 0 to 70C Symbol Device Deselected; All other inputs VIH or VIL -150 -40 to 85C Test Conditions ZZ VDD - 0.2 V -166 0 to 70C Parameter Standby Current -180 18/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 AC Electrical Characteristics Pipeline Flow Through Parameter Symbol Clock Cycle Time -190 -180 -166 -150 -100 Unit Min Max Min Max Min Max Min Max Min Max tKC 5.3 -- 5.5 -- 6.0 -- 6.7 -- 10 -- ns Clock to Output Valid tKQ -- 3.0 -- 3.0 -- 3.5 -- 3.8 -- 4.5 ns Clock to Output Invalid tKQX 1.5 -- 1.5 -- 1.5 -- 1.5 -- 1.5 -- ns Clock to Output in Low-Z tLZ1 1.5 -- 1.5 -- 1.5 -- 1.5 -- 1.5 -- ns Clock Cycle Time tKC 8.5 -- 9.0 -- 10.0 -- 12.0 -- 15.0 -- ns Clock to Output Valid tKQ -- 7.5 -- 8.0 -- 8.5 -- 10.0 -- 12.0 ns Clock to Output Invalid tKQX 3.0 -- 3.0 -- 3.0 -- 3.0 -- 3.0 -- ns Clock to Output in Low-Z tLZ1 3.0 -- 3.0 -- 3.0 -- 3.0 -- 3.0 -- ns Clock HIGH Time tKH 1.3 -- 1.3 -- 1.3 -- 1.3 -- 1.3 -- ns Clock LOW Time tKL 1.5 -- 1.5 -- 1.5 -- 1.5 -- 1.5 -- ns Clock to Output in High-Z tHZ1 1.5 3.0 1.5 3.2 1.5 3.5 1.5 3.8 1.5 5 ns G to Output Valid tOE -- 3.0 -- 3.2 -- 3.5 -- 3.8 -- 5 ns G to output in Low-Z 1 tOLZ 0 -- 0 -- 0 -- 0 -- 0 -- ns G to output in High-Z tOHZ1 -- 3.0 -- 3.2 -- 3.5 -- 3.8 -- 5 ns Setup time tS 1.5 -- 1.5 -- 1.5 -- 1.5 -- 2.0 -- ns Hold time tH 0.5 -- 0.5 -- 0.5 -- 0.5 -- 0.5 -- ns ZZ setup time tZZS2 5 -- 5 -- 5 -- 5 -- 5 -- ns ZZ hold time tZZH2 1 -- 1 -- 1 -- 1 -- 1 -- ns ZZ recovery tZZR 20 -- 20 -- 20 -- 20 -- 20 -- ns Notes: 1. These parameters are sampled and are not 100% tested 2. ZZ is an asynchronous signal. However, In order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. Rev: 1.13 5/2003 19/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Rev: 1.13 5/2003 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com 20/28 DQa-DQd G E3 E2 E1 Ba-Bd BW GW A0-An ADV ADSC ADSP CK Pipeline Mode Timing Begin tS tS tS tS tS A tS tS tH tH tH tH Cont tS tOE Single Read Read A Write B tS B tH tH Single Write tKL tKH tKC Deselect C Q(A) tOHZ D(B) tS tH tKQ Read C+2 tLZ Q(C) Read C+3 Q(C+1) Burst Read E1 masks ADSP Read C+1 ADSC initiated read Read C E2 and E3 only sampled with ADSP and ADSC tH tH Cont Q(C+2) Cont Q(C+3) tHZ tKQX Deselected with E1 Deselect Preliminary GS84018/32/36AT/B-190/180/166/150/100 (c) 1999, Giga Semiconductor, Inc. Rev: 1.13 5/2003 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com 21/28 DQa-DQd G E3 E2 E1 Ba-Bd BW GW A0-An ADV ADSC ADSP CK Begin A Flow Through Mode Timing tOE tS tH tS tH tS tS tH tS tH Read A tS tH tH tS tKH Cont tH tKC Cont1 B tH tS tS tH C Q(A) D(B) tOHZ tH tS Read C+1 tKQ tLZ Q(C) Fixed High Read C tS tHADSC initiated read Write B E2 and E3 only sampled with ADSC tKL Q(C+1) Read C+2 Q(C+2) Read C+3 Q(C+3) Read C Deselect Q(C) tHZ tKQX Deselected with E1 Cont2 Preliminary GS84018/32/36AT/B-190/180/166/150/100 (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 CK tS tH tKC tKH tKL ADSP ADSC tZZS ZZ ~ ~ ~ ~ ~ ~~ ~ ~ ~ ~ ~ Sleep Mode Timing Diagram tZZH tZZR Snooze Application Tips Single and Dual Cycle Deselect SCD devices force the use of "dummy read cycles" (read cycles that are launched normally but that are ended with the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance but their use usually assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention. Rev: 1.13 5/2003 22/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 GS84018/32/36A Output Driver Characteristics 60 Pull Down Drivers 40 20 VDDQ I Out 0 I Out (mA) VOut VSS -20 -40 Pull Up Drivers -60 -80 -0.5 0 0.5 1 1.5 2 2.5 3 3.5 4 V Out (Pull Dow n) VDDQ - V Out (Pull Up) 3.6V PD LD Rev: 1.13 5/2003 3.3V PD LD 3.1V PD LD 3.1V PU LD 23/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com 3.3V PU LD 3.6V PU LD (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 TQFP Package Drawing L Description Min. Nom. Max A1 Standoff 0.05 0.10 0.15 A2 Body Thickness 1.35 1.40 1.45 b Lead Width 0.20 0.30 0.40 c Lead Thickness 0.09 D Terminal Dimension 21.9 22.0 22.1 D1 Package Body 19.9 20.0 20.1 E Terminal Dimension 15.9 16.0 16.1 E1 Package Body 13.9 14.0 14.1 e Lead Pitch L Foot Length L1 Lead Length Y Coplanarity Lead Angle L1 c Pin 1 Symbol 0.20 D D1 e b 0.65 0.45 0.60 0.75 1.00 A1 A2 0.10 Y 0 7 E1 E Notes: 1. All dimensions are in millimeters (mm). 2. Package width and length do not include mold protrusion. Rev: 1.13 5/2003 24/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Package Dimensions--119-Pin BGA A Pin 1 Corner 7 6 5 4 3 2 1 A B C D E F G H J K L M N P R T U G B P S D R N Bottom View Top View Symbol Description A Width 13.8 14.0 14.2 B Length 21.8 22.0 22.2 C Package Height (including ball) - D Ball Size 0.60 0.75 0.90 E Ball Height 0.50 0.60 0.70 F Package Height (excluding balls) 1.46 1.70 G Width between Balls 1.27 K Package Height above board N Cut-out Package Width 12.00 P Foot Length 19.50 R Width of package between balls 7.62 S Length of package between balls 20.32 T Variance of Ball Height 0.15 C F E K T Package Dimensions--119-Pin BGA Side View Rev: 1.13 5/2003 Min. Nom. Max 0.80 2.40 0.90 1.00 Unit: mm 25/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Ordering Information for GSI Synchronous Burst RAMS Speed2 T 3 (MHz/ns) A Org Part Number1 Type Package 256K x 18 GS84018AT-190 Pipeline/Flow Through TQFP 190/7.5 C 256K x 18 GS84018AT-180 Pipeline/Flow Through TQFP 180/8 C 256K x 18 GS84018AT-166 Pipeline/Flow Through TQFP 166/8.5 C 256K x 18 GS84018AT-150 Pipeline/Flow Through TQFP 150/10 C 256K x 18 GS84018AT-100 Pipeline/Flow Through TQFP 100/12 C 128K x 32 GS84032AT-190 Pipeline/Flow Through TQFP 190/7.5 C 128K x 32 GS84032AT-180 Pipeline/Flow Through TQFP 180/8 C 128K x 32 GS84032AT-166 Pipeline/Flow Through TQFP 166/8.5 C 128K x 32 GS84032AT-150 Pipeline/Flow Through TQFP 150/10 C 128K x 32 GS84032AT-100 Pipeline/Flow Through TQFP 100/12 C 128K x 36 GS84036AT-190 Pipeline/Flow Through TQFP 190/7.5 C 128K x 36 GS84036AT-180 Pipeline/Flow Through TQFP 180/8 C 128K x 36 GS84036AT-166 Pipeline/Flow Through TQFP 166/8.5 C 128K x 36 GS84036AT-150 Pipeline/Flow Through TQFP 150/10 C 128K x 36 GS84036AT-100 Pipeline/Flow Through TQFP 100/12 C 256K x 18 GS84018AT-190I Pipeline/Flow Through TQFP 190/7.5 I 256K x 18 GS84018AT-180I Pipeline/Flow Through TQFP 180/8 I 256K x 18 GS84018AT-166I Pipeline/Flow Through TQFP 166/8.5 I 256K x 18 GS84018AT-150I Pipeline/Flow Through TQFP 150/10 C 256K x 18 GS84018AT-100I Pipeline/Flow Through TQFP 100/12 C 128K x 32 GS84032AT-190I Pipeline/Flow Through TQFP 190/7.5 I 128K x 32 GS84032AT-180I Pipeline/Flow Through TQFP 180/8 I 128K x 32 GS84032AT-166I Pipeline/Flow Through TQFP 166/8.5 I 128K x 32 GS84032AT-150I Pipeline/Flow Through TQFP 150/10 C 128K x 32 GS84032AT-100I Pipeline/Flow Through TQFP 100/12 C 128K x 36 GS84036AT-190I Pipeline/Flow Through TQFP 190/7.5 I 128K x 36 GS84036AT-180I Pipeline/Flow Through TQFP 180/8 I 128K x 36 GS84036AT-166I Pipeline/Flow Through TQFP 166/8.5 I 128K x 36 GS84036AT-150I Pipeline/Flow Through TQFP 150/10 C 128K x 36 GS84036AT-100I Pipeline/Flow Through TQFP 100/12 C Status Notes: 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS84032AT-8T. 2. The speed column indicates the cycle frequency (MHz) of the device in Pipelined mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow through mode-selectable by the user. 3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range. 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (www.gsitechnology.com) for a complete listing of current offerings. Rev: 1.13 5/2003 26/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Speed2 T 3 (MHz/ns) A Org Part Number1 Type Package 256K x 18 GS84018AB-190 Pipeline/Flow Through BGA 190/7.5 C 256K x 18 GS84018AB-180 Pipeline/Flow Through BGA 180/8 C 256K x 18 GS84018AB-166 Pipeline/Flow Through BGA 166/8.5 C 256K x 18 GS84018AB-150 Pipeline/Flow Through BGA 150/10 C 256K x 18 GS84018AB-100 Pipeline/Flow Through BGA 100/12 C 128K x 32 GS84032AB-190 Pipeline/Flow Through BGA 190/7.5 C 128K x 32 GS84032AB-180 Pipeline/Flow Through BGA 180/8 C 128K x 32 GS84032AB-166 Pipeline/Flow Through BGA 166/8.5 C 128K x 32 GS84032AB-150 Pipeline/Flow Through BGA 150/10 C 128K x 32 GS84032AB-100 Pipeline/Flow Through BGA 100/12 C 128K x 36 GS84036AB-190 Pipeline/Flow Through BGA 190/7.5 C 128K x 36 GS84036AB-180 Pipeline/Flow Through BGA 180/8 C 128K x 36 GS84036AB-166 Pipeline/Flow Through BGA 166/8.5 C 128K x 36 GS84036AB-150 Pipeline/Flow Through BGA 150/10 C 128K x 36 GS84036AB-100 Pipeline/Flow Through BGA 100/12 C 256K x 18 GS84018AB-190I Pipeline/Flow Through BGA 190/7.5 I 256K x 18 GS84018AB-180I Pipeline/Flow Through BGA 180/8 I 256K x 18 GS84018AB-166I Pipeline/Flow Through BGA 166/8.5 I 256K x 18 GS84018AB-150I Pipeline/Flow Through BGA 150/10 C 256K x 18 GS84018AB-100I Pipeline/Flow Through BGA 100/12 C 128K x 32 GS84032AB-190I Pipeline/Flow Through BGA 190/7.5 I 128K x 32 GS84032AB-180I Pipeline/Flow Through BGA 180/8 I 128K x 32 GS84032AB-166I Pipeline/Flow Through BGA 166/8.5 I 128K x 32 GS84032AB-150I Pipeline/Flow Through BGA 150/10 C 128K x 32 GS84032AB-100I Pipeline/Flow Through BGA 100/12 C 128K x 36 GS84036AB-190I Pipeline/Flow Through BGA 190/7.5 I 128K x 36 GS84036AB-180I Pipeline/Flow Through BGA 180/8 I 128K x 36 GS84036AB-166I Pipeline/Flow Through BGA 166/8.5 I 128K x 36 GS84036AB-150I Pipeline/Flow Through BGA 150/10 C 128K x 36 GS84036AB-100I Pipeline/Flow Through BGA 100/12 C Status Notes: 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS84032AT-8T. 2. The speed column indicates the cycle frequency (MHz) of the device in Pipelined mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow through mode-selectable by the user. 3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range. 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (www.gsitechnology.com) for a complete listing of current offerings. Rev: 1.13 5/2003 27/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc. Preliminary GS84018/32/36AT/B-190/180/166/150/100 Revision History Rev. Code: Old; New GS84018/32/36 Rev 1.02c 5/1999; GS84018/32/36A 1.00First Release 8/1999D Types of Changes Page /Revisions;Reason Format or Content Format/Typos Content Format/Typos GS84018/32/36A1.00 8/ 1999;GS84018/32/36A1.01 9/ 1999E Content * Document/Continued changing to new format. * First Datasheet for this part. * Took "E" out of 840HE...in Core and Interface Voltages. * Pin outs/New small caps format. * Timing Diagrams/New format. * Block Diagrams/New small caps format. * Pin outs/x32 & x36 TQFP/Changed pin 72 from DQA3 to DQB3. * Pin Description/Rearranged Address Inputs to match order on TQFP Pinout. * TQFP Package Diagram/Corrected Dimension D Max from 20.1 to 22.1. * Fixed Ordering information and speed bins. * Took out Fine Pitch BGA Package. Package change in progress. GS84018/32/36A1.01 9/ 1999E;GS84018/32/36A1.02 * New GSI Logo * Took "Pin" out of heading for consistency. GS84018/32/36A1.0210-11/ 1999;GS84018/32/36A1.032/ 2000G Format GS84018/32/36A1.032/2000G; 84018A_r1_04 Content 84018A_r1_04; 84018A_r1_05 Content * Updated pin descriptions table 84018A_r1_05; 84018A_r1_06 Content * Updated BGA pin description table to meet JEDEC standard * Corrected all part order numbers 84018A_r1_06; 84018A_r1_07 Content/Format * Added "non-A" speed bins to Operating Currents table, AC Electrical Characteristics table, and Ordering Information table * Updated format to fit Technical Documentation standards 84018A_r1_07; 84018A_r1_08 Content/Format * Updated font * Corrected IDD for 150 MHz and 100 MHz on page 1 and page 18 84018A_r1_08; 84018A_r1_09 Content * Updated table on page 1 * Updated Operating Currents table on page 18 * Updated Electrical Characteristics table on page 19 84018A_r1_09, 84018A_r1_10 Content * Reduced IDD by 20 mA in table on page 1 and Operating Currents table 84018A_r1_10; 84018A_r1_11 Content * Corrected incorrect package type in ordering information table 84018A_r1_11; 84018A_r1_12 Content * Removed 200 MHz references from entire datasheet 84018A_r1_12; 84018A_r1_13 Content * Updated format * Added 190 MHz speed bin Rev: 1.13 5/2003 28/28 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com (c) 1999, Giga Semiconductor, Inc.