Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
1
Rev. A
06/09/03
IS62WV1288ALL
IS62WV1288BLL
ISSI®
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
128K x 8 LOW VOLTAGE,
ULTRA LOW POWER CMOS STATIC RAM
FEATURES
High-speed access time: 45ns, 55ns, 70ns
CMOS low power operation:
30 mW (typical) operating
15 µW (typical) CMOS standby
TTL compatible interface levels
Single power supply:
1.65V--2.2V VDD (62WV1288ALL)
2.5V--3.6V VDD (62WV1288BLL)
Fully static operation: no clock or refresh
required
Three state outputs
Industrial temperature available
DESCRIPTION
The ISSI IS62WV1288ALL / IS62WV1288BLL are high-
speed, 1M bit static RAMs organized as 128K words by 8
bits. It is fabricated using ISSI's high-performance CMOS
technology. This highly reliable process coupled with
innovative circuit design techniques, yields high-
performance and low power consumption devices.
When CS1 is HIGH (deselected) or when CS2 is LOW
(deselected), the device assumes a standby mode at which
the power dissipation can be reduced down with CMOS
input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs. The active LOW Write Enable
(WE) controls both writing and reading of the memory.
The IS62WV1288ALL and IS62WV1288BLL are packaged
in the JEDEC standard 32-pin TSOP (TYPEI), sTSOP
(TYPEI), SOP, and 36-pin mini BGA.
FUNCTIONAL BLOCK DIAGRAM
JUNE 2003
A0-A16
CS1
OE
WE
128K x 8
MEMORY ARRAY
DECODER
COLUMN I/O
CONTROL
CIRCUIT
GND
V
DD
I/O
DATA
CIRCUIT
I/O0-I/O7
CS2
2
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
PIN DESCRIPTIONS
A0-A16 Address Inputs
CS1 Chip Enable 1 Input
CS2 Chip Enable 2 Input
OE Output Enable Input
WE Write Enable Input
I/O0-I/O7 Input/Output
NC No Connection
VDD Power
GND Ground
36-pin mini BGA (B) (6mm x 8mm) 32-pin TSOP (TYPE I) (T),
32-pin sTSOP (TYPE I) (H)
PIN CONFIGURATION
32-pin SOP (Q)
1 2 3 4 5 6
A
B
C
D
E
F
G
H
A0
I/O4
I/O5
GND
V
DD
I/O6
I/O7
A9
A1
A2
OE
A10
CS2
WE
NC
NC
CS1
A11
A3
A4
A5
NC
A16
A12
A6
A7
A15
A13
A8
I/O0
I/O1
V
DD
GND
I/O2
I/O3
A14
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A11
A9
A8
A13
WE
CS2
A15
V
DD
NC
A16
A14
A12
A7
A6
A5
A4
OE
A10
CS1
I/O7
I/O6
I/O5
I/O4
I/O3
GND
I/O2
I/O1
I/O0
A0
A1
A2
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
NC
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
GND
VDD
A15
CS2
WE
A13
A8
A9
A11
OE
A10
CS
1
I/O7
I/O6
I/O5
I/O4
I/O3
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
3
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
DC ELECTRICAL CHARACTERISTICS (Over Operating Range)
Symbol Parameter Test Conditions VDD Min. Max. Unit
VOH Output HIGH Voltage IOH = -0.1 mA 1.65-2.2V 1.4 V
IOH = -1 mA 2.5-3.6V 2 .2 V
VOL Output LOW Voltage IOL = 0.1 mA 1.65-2.2V 0.2 V
IOL = 2.1 mA 2.5-3.6V 0.4 V
VIH(2) Input HIGH Voltage 1.65-2.2V 1.4 VDD + 0.2 V
2.5-3.6V 2.2 VDD + 0.3 V
VIL(1) Input LOW Voltage 1.65-2.2V –0.2 0.4 V
2.5-3.6V –0.2 0.6 V
ILI Input Leakage GND VIN VDD –1 1 µA
ILO Output Leakage GND VOUT VDD, Outputs Disabled 1 1 µA
Notes:
1. Undershoot: –1.0V for pulse width less than 10 ns. Not 100% tested.
2. Overshoot: VDD + 1.0V for pulse width less than 10 ns. Not 100% tested.
ABSOLUTE MAXIMUM RATINGS(1)
Symbol Parameter Value Unit
VTERM Terminal Voltage with Respect to GND –0.2 to VDD+0.3 V
VDD VDD Related to GND –0.2 to +3.8 V
TSTG Storage Temperature –65 to +150 ° C
PTPower Dissipation 1.0 W
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is
a stress rating only and functional operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods
may affect reliability.
OPERATING RANGE (VDD)
Range Ambient Temperature IS62WV1288ALL IS62WV1288BLL
Commercial 0°C to +70°C 1.65V - 2.2V 2.5V - 3.6V
Industrial –40°C to +85°C 1.65V - 2.2V 2.5V - 3.6V
TRUTH TABLE
Mode WEWE
WEWE
WE CS1CS1
CS1CS1
CS1 CS2 OEOE
OEOE
OE I/O Operation VDD Current
Not Selected X H X X High-Z ISB1, I SB2
(Power-down) X X L X High-Z ISB1, ISB2
Output Disabled H L H H High-Z ICC
Read H L H L DOUT ICC
Write L L H X DIN ICC
4
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
AC TEST LOADS
Figure 1 Figure 2
CAPACITANCE(1)
Symbol Parameter Conditions Max. Unit
CIN Input Capacitance VIN = 0V 8 pF
COUT Input/Output Capacitance VOUT = 0V 10 p F
Note:
1. Tested initially and after any design or process changes that may affect these parameters.
AC TEST CONDITIONS
Parameter 62WV1288ALL 62WV1288BLL
(Unit) (Unit)
Input Pulse Level 0.4V to VDD-0.2V 0.4V to VDD-0.3V
Input Rise and Fall Times 5 ns 5n s
Input and Output Timing VREF VREF
and Reference Level
Output Load See Figures 1 and 2 See Figures 1 and 2
1.65V - 2.2V 2.5V - 3.6V
R1(Ω) 3070 3070
R2(Ω) 3150 3150
VREF 0.9V 1.5V
VTM 1.8V 2.8V
R1
30 pF
Including
jig and
scope
R2
OUTPUT
VTM
R1
5 pF
Including
jig and
scope
R2
OUTPUT
VTM
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
5
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
62WV1288ALL (1.65V - 2.2V)
Symbol Parameter Test Conditions Max. Max. Unit
55 ns 70 ns
ICC VDD Dynamic Operating VDD = Max., Com. 10 8 mA
Supply Current IOUT = 0 mA, f = fMAX Ind. 10 8
typ.
(2)
65
ICC1Operating Supply VDD = Max., Com. 5 5 mA
Current IOUT = 0 mA, f = 0 Ind. 5 5
ISB1TTL Standby Current VDD = Max., Com. 0.8 0.8 mA
(TTL Inputs) VIN = VIH or VIL Ind. 0.8 0.8
CS1 = VIH , CS2 = VIL,
f = 1 MHZ
ISB2CMOS Standby VDD = Max., Com. 10 10 µA
Current (CMOS Inputs) CS1
VDD – 0.2V, Ind. 10 10
CS2
0.2V,
typ.
(2)
55
VIN
VDD – 0.2V, or
VIN
0.2V, f = 0
Note:
1. At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
2. Typical values are measured at VDD=1.8V, TA=25oC. Not 100% tested.
POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
62WV1288BLL (2.5V - 3.6V)
Symbol Parameter Test Conditions Max. Max. Unit
45ns 55 ns
ICC VDD Dynamic Operating VDD = Max., Com. 17 15 mA
Supply Current IOUT = 0 mA, f = fMAX Ind. 17 15
typ.
(2)
12 10
ICC1Operating Supply VDD = Max., Com. 5 5 mA
Current IOUT = 0 mA, f = 0 Ind. 5 5
ISB1TTL Standby Current VDD = Max., Com. 0.8 0.8 mA
(TTL Inputs) VIN = VIH or VIL Ind. 0.8 0.8
CS1 = VIH , CS2 = VIL,
f = 1 MHZ
ISB2CMOS Standby VDD = Max., Com. 10 10 µA
Current (CMOS Inputs) CS1
VDD – 0.2V, Ind. 10 10
CS2
0.2V,
typ.
(2)
55
VIN
VDD – 0.2V, or
VIN
0.2V, f = 0
Note:
1. At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
2. Typical values are measured at VDD=3.0V, TA=25oC. Not 100% tested.
6
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
AC WAVEFORMS
READ CYCLE NO. 1(1,2) (Address Controlled) (CS1 = OE = VIL, CS2 = WE = VIH)
DATA VALID
PREVIOUS DATA VALID
t
AA
t
OHA
t
OHA
t
RC
D
OUT
ADDRESS
READ CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range)
45 ns 55 ns 70 ns
Symbol Parameter Min. Max. Min. Max. Min. Max. Unit
tRC Read Cycle Time 45 55 70 ns
tAA Address Access Time 45 55 70 ns
tOHA Output Hold Time 10 10 10 ns
tACS1/tACS2 CS1/CS2 Access Time 45 55 70 ns
tDOE OE Access Time 20 25 35 ns
tHZOE
(2)
OE to High-Z Output 0 15 0 20 0 25 ns
tLZOE
(2)
OE to Low-Z Output 5 5 5 ns
tHZCS1/tHZCS2
(2)
CS1/CS2 to High-Z Output 0 15 0 20 0 25 ns
tLZCS1/tLZCS2
(2)
CS1/CS2 to Low-Z Output 5 10 10 ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to
VDD-0.2V/VDD-0.3V and output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
7
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
AC WAVEFORMS
READ CYCLE NO. 2(1,3) (CS1, CS2, OE Controlled)
Notes:
1. WE is HIGH for a Read Cycle.
2. The device is continuously selected. OE, CS1= VIL. CS2=WE=VIH.
3. Address is valid prior to or coincident with CS1 LOW and CS2 HIGH transition.
tRC
tOHA
tAA
tDOE
tLZOE
tACS1/tACS2
tLZCS1/
tLZCS2
tHZOE
HIGH-Z DATA VALID
tHZCS
ADDRESS
OE
CS1
CS2
DOUT
8
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)
45 ns 55 ns 70 ns
Symbol Parameter Min. Max. Min. Max. Min. Max. Unit
tWC Write Cycle Time 4 5 55 70 ns
tSCS1/tSCS2 CS1/CS2 to Write End 35 45 60 ns
tAW Address Setup Time to Write End 35 45 60 ns
tHA Address Hold from Write End 0 0 0 ns
tSA Address Setup Time 0 0 0 ns
tPWE WE Pulse Width 35 40 50 ns
tSD Data Setup to Write End 20 25 30 ns
tHD Data Hold from Write End 0 0 0 ns
tHZWE
(3)
WE LOW to High-Z Output 20 20 20 ns
tLZWE
(3)
WE HIGH to Low-Z Output 5 5 5 ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4V
to VDD-0.2V/VDD-0.3V and output loading specified in Figure 1.
2.
The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go
inactive to
terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
AC WAVEFORMS
WRITE CYCLE NO. 1 (CS1/CS2 Controlled, OE = HIGH or LOW)
DATA-IN VALID
DATA UNDEFINED
t
WC
t
SCS1
t
SCS2
t
AW
t
HA
t
PWE
t
HZWE
HIGH-Z
t
LZWE
t
SA
t
SD
t
HD
ADDRESS
CS1
CS2
WE
DOUT
DIN
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
9
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
AC WAVEFORMS
WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle)
WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)
DATA-IN VALID
DATA UNDEFINED
t
WC
t
SCS1
t
SCS2
t
AW
t
HA
t
PWE
t
HZWE
HIGH-Z
t
LZWE
t
SA
t
SD
t
HD
ADDRESS
OE
CS1
CS2
WE
DOUT
DIN
DATA-IN VALID
DATA UNDEFINED
t
WC
t
SCS1
t
SCS2
t
AW
t
HA
t
PWE
t
HZWE
HIGH-Z
t
LZWE
t
SA
t
SD
t
HD
ADDRESS
OE
CS1
CS2
WE
DOUT
DIN
10
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
DATA RETENTION SWITCHING CHARACTERISTICS
Symbol Parameter Test Condition Min. Max. Unit
VDR VDD for Data Retention See Data Retention Waveform 1.2 3.6 V
IDR Data Retention Current VDD = 1.2V, CS1 VDD – 0.2V 5 µA
tSDR Data Retention Setup Time See Data Retention Waveform 0 ns
tRDR Recovery Time See Data Retention Waveform tRC —ns
DATA RETENTION WAVEFORM (CS1CS1
CS1CS1
CS1 Controlled)
DATA RETENTION WAVEFORM (CS2 Controlled)
V
DD
CS1 V
DD
-
0.2V
t
SDR
t
RDR
V
DR
CS1
GND
Data Retention Mode
V
DD
CS2 0.2V
t
SDR
t
RDR
V
DR
CS2
GND
Data Retention Mode
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
11
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
ORDERING INFORMATION
IS62WV1288ALL (1.65V - 2.2V)
Commercial Range: 0°C to +70°C
Speed (ns) Order Part No. Package
55 IS62WV1288ALL-55T TSOP, TYPE I
IS62WV1288ALL-55B mini BGA (6mm x 8mm)
IS62WV1288ALL-55H sTSOP, TYPE I
IS62WV1288ALL-55Q SOP
70 IS62WV1288ALL-70T TSOP, TYPE I
IS62WV1288ALL-70B mini BGA (6mm x 8mm)
IS62WV1288ALL-70H sTSOP, TYPE I
IS62WV1288ALL-70Q SOP
Industrial Range: -40°C to +85°C
Speed (ns) Order Part No. Package
55 IS62WV1288ALL-55TI TSOP, TYPE I
IS62WV1288ALL-55BI mini BGA (6mm x 8mm)
IS62WV1288ALL-55HI sTSOP, TYPE I
IS62WV1288ALL-55QI SOP
70 IS62WV1288ALL-70TI TSOP, TYPE I
IS62WV1288ALL-70BI mini BGA (6mm x 8mm)
IS62WV1288ALL-70HI sTSOP, TYPE I
IS62WV1288ALL-70QI SOP
12
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
06/09/03
IS62WV1288ALL, IS62WV1288BLL ISSI
®
ORDERING INFORMATION
IS62WV1288BLL (2.5V-3.6V)
Commercial Range: 0°C to +70°C
Speed (ns) Order Part No. Package
45 IS62WV1288BLL-45T TSOP, TYPE I,
IS62WV1288BLL-45B mini BGA (6mm x 8mm)
IS62WV1288BLL-45H sTSOP, TYPE I
IS62WV1288BLL-45Q SOP
55 IS62WV1288BLL-55T TSOP, TYPE I,
IS62WV1288BLL-55B mini BGA (6mm x 8mm)
IS62WV1288BLL-55H sTSOP, TYPE I
IS62WV1288BLL-55Q SOP
Industrial Range: -40°C to +85°C
Speed (ns) Order Part No. Package
45 IS62WV1288BLL-45TI TSOP, TYPE I,
IS62WV1288BLL-45BI mini BGA (6mm x 8mm)
IS62WV1288BLL-45HI sTSOP, TYPE I
IS62WV1288BLL-45QI SOP
55 IS62WV1288BLL-55TI TSOP, TYPE I,
IS62WV1288BLL-55BI mini BGA (6mm x 8mm)
IS62WV1288BLL-55HI sTSOP, TYPE I
IS62WV1288BLL-55QI SOP
PACKAGING INFORMATION ISSI®
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. E
01/15/03
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Mini Ball Grid Array
Package Code: B (36-pin)
Notes:
1. Controlling dimensions are in millimeters.
mBGA - 6mm x 8mm
MILLIMETERS INCHES
Sym. Min. Typ. Max. Min. Typ. Max.
N0.
Leads 36 36
A 1.20 0.047
A1 0.24 0.30 0.009 0.012
A2 0.60 0.024
D 7.90 8.00 8.10 0.311 0.315 0.319
D1 5.25BSC 0.207BSC
E 5.90 6.00 6.10 0.232 0.236 0.240
E1 3.75BSC 0.148BSC
e 0.75BSC 0.030BSC
b 0.30 0.35 0.40 0.012 0.014 0.016
mBGA - 8mm x 10mm
MILLIMETER INCHES
Sym. Min. Typ. Max. Min. Typ. Max.
N0.
Leads 36 36
A 1.20 0.047
A1 0.24 0.30 0.009 0.012
A2 0.60 0.024
D 9.90 10.00 10.10 0.390 0.394 0.398
D1 5.25BSC .207BSC
E 7.90 8.00 8.10 0.311 0.315 0.319
E1 3.75BSC 0.148BSC
e 0.75BSC 0.030BSC
b 0.30 0.35 0.40 0.012 0.014 0.016
SEATING PLANE
A
A1
A2
A
B
C
D
E
F
G
H
e
e
D1
E1E
D
φ b (36x)
Top Vie w Bottom View
6 5 4 3 2 11 2 3 4 5 6
A
B
C
D
E
F
G
H
Integrated Silicon Solution, Inc.
PACKAGING INFORMATION ISSI®
Plastic STSOP - 32 pins
Package Code: H (Type I)
Notes:
1. Controlling dimension: millimeters, unless otherwise
specified.
2. BSC = Basic lead spacing between centers.
3. Dimensions D1 and E do not include mold flash protru-
sions and
should be measured from the bottom of the package
.
4. Formed leads shall be planar with respect to one another
within 0.004 inches at the seating plane.
Plastic STSOP (H - Type I)
Millimeters Inches
Symbol Min Max Min Max
Ref. Std.
N 32
A 1.25 0.049
A1 0.05 0.002
A2 0.95 1.05 0.037 0.041
b 0.17 0.23 0.007 0.009
C 0.14 0.16 0.0055 0.0063
D 13.20 13.60 0.520 0.535
D1 11.70 11.90 0.461 0.469
E 7.90 8.10 0.311 0.319
e 0.50 BSC 0.020 BSC
L 0.30 0.70 0.012 0.028
S 0.28 Typ. 0.011 Typ.
α
PK13197H32 Rev. B 04/21/03
D1 SEATING PLANE
C
D
1N
e
S
b
A1
A
A2
E
Lα
PACKAGING INFORMATION ISSI®
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. C
06/13/03
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
450-mil Plastic SOP
Package Code: Q (32-pin)
D
SEATING PLANE
B
eC
1
N
E1
A1
A
E
Lα
S
MILLIMETERS INCHES
Symbol Min. Max. Min. Max.
No. Leads 32
A 3.00 0.118
A1 0.10 0.004
B 0.36 0.51 0.014 0.020
C 0.15 0.30 0.006 0.012
D 20.14 20.75 0.793 0.817
E 13.87 14.38 0.546 0.566
E1 11.18 11.43 0.440 0.450
e 1.27 BSC 0.050 BSC
L 0.58 0.99 0.023 0.039
α 10° 10°
S 0.86 0.034
Notes:
1. Controlling dimension: inches, unless
otherwise specified.
2. BSC = Basic lead spacing between centers.
3. Dimensions D and E1 do not include mold
flash protrusions and should be measured
from the bottom of the package.
4. Formed leads shall be planar with respect to
one another within 0.004 inches at the
seating plane.
PACKAGING INFORMATION ISSI®
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. C
06/13/03
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Plastic TSOP-Type I
Package Code: T (32-pin)
D
SEATING PLANE
B
eC
1
N
E
A1
A
S
H
Lα
Notes:
1. Controlling dimension: millimeters, unless
otherwise specified.
2. BSC = Basic lead spacing between centers.
3. Dimensions D and E do not include mold
flash protrusions and should be measured
from the bottom of the package.
4. Formed leads shall be planar with respect
to one another within 0.004 inches at the
seating plane.
MILLIMETERS INCHES
Symbol Min. Max. Min. Max.
No. Leads 32
A 1.20 0.047
A1 0.05 0.25 0.002 0.010
B 0.17 0.23 0.007 0.009
C 0.12 0.17 0.005 0.007
D 7.90 8.10 0.311 0.319
E 18.30 18.50 0.720 0.728
H 19.80 20.20 0.780 0.795
e 0.50 BSC 0.020 BSC
L 0.40 0.60 0.016 0.024
α
S 0.25 REF 0.010 REF