DP83223 DP83223 TWISTER(TM) High Speed Networking Transceiver Device Literature Number: SNOS693A DP83223 TWISTER High Speed Networking Transceiver Device General Description Features The DP83223 Twisted Pair Transceiver is an integrated circuit capable of driving and receiving three-level (MLT-3) encoded datastreams. The DP83223 Transceiver is designed to interface directly with National Semiconductor's Fast Ethernet and FDDI Chip Sets or similar Physical Layer silicon allowing low cost data links over copper based media. The DP83223 allows links of up to 100 meters over Shielded Twisted Pair (Type-1A STP) and Category-5 datagrade Unshielded Twisted Pair (Cat-5 UTP) or equivalent. The DP83223 is available in a 28 pin PLCC package and a 32 pin PQFP package. te Compatible with ANSI X3.263 TP-PMD draft standard Allows use of Type 1 STP and Category 5 UTP cables Requires a single +5V supply Integrated transmitter and receiver with adaptive equalization circuit Isolated TX and RX power supplies for minimum noise coupling Loopback feature for board diagnostics Digitally Synthesized transmit signal transition time control for reduced EMI Programmable transmit voltage amplitude Suitable for 100BASE-TX Fast Ethernet and Twisted Pair FDDI applications ol e System Connection Diagrams bs DP83257VF or DP83256VF-AP PLAYER+ DP83840A 10/100 Ethernet PHY Scrambled RX DATA O Scrambled TX DATA TXC Descrambled RX DATA Phased RX CLOCK Recovered RXDATA Recovered RXCLOCK RX DATA DP83222 Stream Cipher Signal Detect SIGDET DP83223 Transceiver PMD Encoded TXDATA TX DATA Scrambled TX DATA DP83223 Transceiver PMD Encoded TXDATA PMD Encoded RXDATA PMD Encoded RXDATA Magnetics Magnetics Twisted Pair Media Twisted Pair Media Twisted Pair FDDI 100BASE-TX (c) 1997 National Semiconductor Corporation 1 DP83223 April, 1997 DP83223 General Description (Continued) Table of Contents 4.0 Connection Diagram Pin Description Functional Description 3.1 Overview 3.2 MLT-3 Encoding 3.3 Transition Time Control 3.4 Adaptive Equalization 3.5 Jitter Performance DC and AC Specifications 4.1 TRANSMIT TIMING 4.2 RECEIVE PROPAGATION DELAY 4.3 LOOPBACK PROPAGATION DELAY 4.4 SIGNAL DETECT TIMING 4.5 ADAPTIVE EQUALIZER TIMING te 1.0 2.0 3.0 TXREF Programmable PMRD- O Equalizer Amp/ Signal Detect PMID + DATA Comparators/ Control Logic CDET SD LBEN Revision A MUX LOGIC RXI - TXO- LB EQSEL RXI + TXO+ Current Output Driver bs PMRD+ ol e Block Diagram PMID - SD+ SD- 2 DP83223 RXVCC RXGND RXI+ RXI- RXGND RXVCC VCC 1.0 Connection Diagram 4 3 2 1 28 27 26 TXVCC 5 25 PMID+ TXREF 6 24 PMID- TXGND 7 23 EXTVCC TXO- 8 22 GND TXO+ 9 21 SD- 20 SD+ LBEN 19 16 17 18 CDET 15 EQSEL 14 PMRD- 13 PMRD+ 12 GND 11 ol e TXVCC VCC 10 ENCSEL TXGND te DP83223V RXVCC RXGND RXI+ RXI- RXGND RXVCC VCC 32 31 30 29 28 27 26 25 bs N/C 28 Pin PLCC Order Number DP83223V See NS Package Number V28A TXVCC 1 24 N/C TXREF 2 23 PMID+ TXGND 3 22 PMID- TXO- 4 21 EXTVCC 20 GND O DP83223VBE TXVCC 7 18 SD+ N/C 8 17 LBEN 11 12 PMRD+ 10 GND 9 13 14 15 16 N/C SD- CDET 19 EQSEL 6 PMRD- TXGND VCC 5 ENCSEL TXO+ 32 Pin PQFP Order Number DP83223VBE See NS Package Number VBE32A 3 DP83223 2.0 Pin Description DP83223 Pinout Summary Symbol Pin No Type Description PLCC(PQFP) 13,26 (10, 25) Supply Vcc: Positive power supply for the ECL compatible circuitry. The Transceiver operates from a single +5VDC power supply. GND 14, 22(11 ,20) Supply GND: Return path for the ECL compatible circuitry power supply. RXVcc 4, 27(26, 31) Supply Receive Vcc: Positive power supply for the small signal receive circuitry. This power supply is intentionally separated from others to eliminate receive errors due to coupled supply noise. RXGND 3, 28(27, 30) Supply Receive GND: Return path for the receive power supply circuitry. This power supply return is intentionally separated from others to eliminate receive errors due to coupled supply noise. TXVcc 5, 11(1, 7) Supply Transmit Vcc: Positive power supply required by the analog portion of the transmit circuitry. This power supply is intentionally separated from the others to prevent supply noise from coupling to the transmit outputs. TXGND 7, 10(3, 6) Supply Transmit GND: Return path for the analog transmit power supply circuitry. This supply return is intentionally separated from others to prevent supply noise from being coupled to the transmit outputs. EXTVcc 23(21) Supply External Vcc: Positive power supply for ECL output circuitry. 2, 1(29, 28) Differential Receive Data Inputs: Balanced differential line receiver inputs. Voltage In ol e RXI+/- te VCC PMID+/- 25, 24(23, 22) ECL Out Physical Media Indicate Data: Differential ECL compatible outputs source the recovered receive data back to the Physical Layer device or to a separate clock recovery device. PMRD+/- 15, 16(12,13) ECL In Physical Media Request Data: Differential ECL compatible inputs which receive data from Physical Layer Device. SD+/- Differential Transmit Data Outputs: Differential current driver outputs which drive Current MLT-3 encoded data over twisted pair cable. These outputs provide controlled rise and fall times designed to filter the transmitters output which Out helps to reduce associated EMI. 20, 21(18, 19) ECL Out Signal Detect Outputs: Differential ECL compatible Signal Detect outputs indicating that either a signal with the proper amplitude is present at the RXI+/- inputs or that Loopback mode has been selected. 6(2) Current Out Transmit Amplitude Reference: Reference current pin allowing adjustment of TXO+/- transmit amplitude. By placing a resistor between this pin and GND, a reference current is setup which results in a given transmit amplitude for a given application. Refer to Functional Description in Section 3.1 for reference current equations. O TXREF 9, 8(5,4) bs TXO+/- ENCSEL 12(9) CMOS In Encode Select Input: The TTL compatible CMOS Encode Select input controls the encoded state of the signal at the TXO+/- outputs. A logic low level at this input causes the TXO outputs to become MLT-3 encoded with the receiver programmed to accept MLT-3 encoded data. This is the recommended mode of operation. A logic high level causes the TXO pins to output standard two-level binary code and the receiver is conditioned to receive a two-level binary signal. The DP83223V does not guarantee this mode(binary) of operation. LBEN 19(17) CMOS In Loopback Enable: TTL compatible CMOS Loopback Enable input pin selects the internal loopback path which routes the PMRD+/- data to the PMID+/- differential outputs and forces Signal Detect true. During loopback, data present at the RXI+/- inputs is ignored. However, binary data is still transmitted by the TXO+/- outputs (regardless of the state of the ENCSEL input). Loopback mode is selected when LBEN is forced high. Normal operation occurs when LBEN is forced low. 4 Symbol Pin No Type Description PLCC(PQFP) 17(14) 3-Level Se- Equalization Select: This three level Equalization Select input controls the lect mode of receiver equalization. Forcing a median voltage level, accomplished by allowing EQSEL to float, selects the adaptive equalization mode which automatically regulates the equalization effects based on signal degradation caused by the media. The other two levels are intended as test modes and are not a guaranteed mode of operation. Forcing a voltage less than 1.5V, selects full equalization which provides fixed equalization for a maximum length of cable. Forcing a voltage greater than 3.0V turns the receive equalizer off. CDET 18(15) CMOS In Cable Detect Bar: The active low Cable Detect CMOS input is provided to support the option of external Cable Detection circuitry (wire fault). With CDET low, the transceiver functions normally. With CDET high, the signal detect output is forced low which inhibits data reception by the PHY and the PMID outputs are forced to ECL static levels. The exception is in the case of Loopback when the Signal Detect output is forced high regardless of all other conditions. Please refer to the National Semiconductor Common Magnetics application note for further detail regarding the proper use of the DP83223 in a 10/100 Ethernet application. O bs ol e te EQSEL Revision A 5 DP83223 2.0 Pin Description (Continued) 3.1 Overview encoding theoretically provides an additional 3dB reduction in EMI emissions depending on the measurement technique and system design/layout. The DP83223 transceiver consists of the major functional blocks shown in the "Block Diagram". The Transmit section consists of an ECL input buffer for PMRD+/- and the Programmable Current Output Driver. The Programmable Current Output Driver can be configured to convert the incoming binary datastream to a current sourced MLT-3 encoded datastream. The effect of MLT-3 encoding is the reduction of energy on the media in the critical frequency range of 20MHz to 100MHz. This is achieved by trading line frequency for line voltage complexity. When a binary data stream is MLT-3 encoded, the result is a shift, in part, of some frequency components of the signal. The transmit amplitude of the signal presented at the TXO output pins can be controlled by varying the value of resistance between TXREF and GND. This TXREF resister, RREF, sets up a reference current which determines the final output current at TXO+/- as described by: See Figure 3-1, the second `high' pulse in the binary waveform is transformed by an inversion to the `-1' level in the MLT-3 waveform. This inversion corresponds to a certain decrease in energy from the original binary frequency component. The decrease in energy at the critical frequency of 62.5MHz is appreciable (3dB to 6dB). ITXO = 20.48 RREF te The following equation yields the differential peak-peak transmit voltage for a given characteristic cable impedance: Binary 1 VOUTpk-pkdiff = ITXO * Zcable 2 The transition times at the TXO+/- outputs are of special interest. These matched rise and fall times are digitally synthesized to reduce EMI emissions at the media interface and on the media. The controlled transition times also significantly reduce the design complexity and cost by minimizing external filtering. 0 1 0 0 1 1 0 1 1 0 1 1 0 -1 -1 ol e MLT-3 1 0 -1 0 Figure 3-1. Example of Binary vs. MLT-3 The Receive section consists of the following functional blocks: a differential input Equalization Amplifier with Signal Detect circuitry, signal Comparators with Control Logic, Loopback Multiplexer Logic, and differential ECL output drivers for PMID and Signal Detect. bs In adaptive or full equalization mode, as selected by the EQSEL input pin, the receive data is first equalized and then amplified for signal detection. If the receive equalizer is turned off, the data is then only amplified for signal detection. The power spectrum plots in Figure 3-2 and Figure 3-3 provide a clear comparison between scrambled binary and scrambled MLT-3 respectively. It should be noted that FCC Class B limits relate to radiated emissions and not the direct power spectrum. The plots in Figure 3-2 and Figure 3-3 are intended strictly for use as a general comparison between Binary and MLT-3 and should not be interpreted as absolute EMI performance indicators. 10 dB / div O The Comparator and Control Logic Block performs several functions. Primarily, the comparators quantize and convert incoming MLT-3 into binary. The control logic receives input from CDET and ENCSEL enabling final signal detect indication and control of data conversion/regeneration. The Loopback Mux logic performs the function of routing the transmit data at the PMRD+/- inputs to either the PMID+/- pins (loopback enabled) or directly to the TXO+/current outputs (normal operation). Finally, ECL output drivers are used to drive both PMID+/receive data and SD+/- Signal Detect data to the appropriate Physical Layer device. 3.2 MLT-3 Encoding The decision to incorporate MLT-3 (Multi-Level-Transmit / 3 levels) signal encoding into the ANSI X3.263 Twisted Pair Standard is based solely on the issue of Electro-Magnetic Compatibility (EMC). Scrambling the datastream, via the Stream Cipher function, reduces EMI emissions at key frequencies by approximately 20dB. Although 20dB is significant, it may be insufficient to pass the FCC Class B radiation limit (with margin) for NRZI signalling at the standard transmit amplitude of 2.0V. The inclusion of MLT-3 Revision A 0 MHz 125MHz 250MHz Figure 3-2. 1V Binary Power Spectrum 6 DP83223 3.0 Functional Description 3.4 Adaptive Equalization 10 dB / div When transmitting data at high speeds over copper twisted pair cable, frequency dependent attenuation becomes a concern. In Twisted Pair Fast Ethernet or FDDI signalling the frequency content of the transmitted signal can vary greatly during normal operation based primarily on the randomness of the scrambled data stream. This variation in signal attenuation caused by frequency variations must be compensated for to ensure the integrity of the transmission. 125MHz te 0 MHz In order to ensure quality transmission when employing MLT-3 encoding, the compensation must be able to adapt to various cable lengths and cable types depending on the installed environment. In a fixed equalization system, the selection of long cable lengths for a given implementation, requires significant compensation which will over-compensate for shorter, lower attenuation lengths. Conversely, the selection of short or intermediate cable lengths requiring less compensation will cause serious under-compensation for longer length cables. Therefore, the compensation (equalization) must be adaptive to ensure proper conditioning of the received signal independent of cable length. 250MHz Figure 3-3. 2V MLT-3 Power Spectrum The combination of choosing MLT-3 as the signal encoding scheme, in conjunction with a requirement for adaptive equalization, demands that compensation occur at the receive end of the transmission network. In order to implement receiver adaptive equalization, a known relationship between transmit output amplitude and a receive input reference must be specified and controlled. Nominal transmit output amplitude, as specified by the ANSI X3.263 TP-PMD document, is 2.0V peak to peak differential. The DP83223 TWISTER incorporates a fixed nominal receive input reference. Given these two parameters, the adaptive equalization can determine the approximate cable length via signal attenuation at certain frequencies and actively compensate for cable length variations. ol e 3.3 Transition Time Control O bs The DP83223 TWISTER incorporates a unique feature which virtually eliminates the need for external filtering of the transmitted signal. The transition times of the TXO output signals are digitally synthesized resulting in closely matched and controlled rise and fall times (Refer to Figure 3-4). These controlled transition times, in conjunction with the associated magnetics, result in typical rise and fall times of greater than 3ns. These transition times lie within the range specified in the X3.263 Twisted Pair PMD standard. Since the DP83223 TWISTER transceiver's receive input reference is fixed at approximately 1.45V and the transmit amplitude is fixed at 2.0V, an attenuation factor is required. This attenuation is accomplished by a simple resistive voltage divider placed at the RXI+/- inputs, which also serves as the forward termination for the transmission line (Refer to Figure 4-3). Because the voltage divider attenuates any noise along with the received signal, the Signal-to-Noise ratio is not decreased. An additional benefit is gained by including the voltage divider, where any insertion loss caused by the media coupling magnetics can be compensated for by adjusting the voltage divider ratio. This will ensure appropriate signal transfer and optimal adaptive equalization. For additional information regarding the interdependencies between the adaptive equalizer and the receive attenuation/termination circuit, refer to the NSC application note entitled "DP83223 Adaptive Equalizer Considerations". 3.5 Jitter Performance This section briefly presents the typical jitter performance exhibited by the DP83223 TWISTER transceiver. The DP83223 TWISTER was subjected to the near worstcase condition of 110 Meters of Category 5 cable connected to two lengths of 10Meter cable via two 110 punchdown blocks (totalling 130 Meters). The DP83223 Figure 3-4. Controlled TXO Transitions Revision A 7 DP83223 3.0 Functional Description (Continued) DP83223 3.0 Functional Description (Continued) ol e te TWISTER was loaded with pseudo random data (PRBS23) approximating actual packet data encrypted via the stream cipher algorithm. The typical peak-peak total jitter resulting from the combination of the transmitter, cable plant, and receiver is only 1.9ns Pk-Pk (MLT-3, room temp., nominal Vcc) as illustrated in Figure 3-5. Because the maximum eye opening is 8ns, The DP83223 has little impact on the total jitter budget. 2ns / div O bs Figure 3-5. MLT-3 Total Jitter=1.9ns Pk-Pk Revision A 8 Absolute Maximum Ratings ESD Rating (RZAP = 1.5k, CZAP = 120 pF) 2.0 KV Supply Voltage (VCC) -0.5 V to 7.0 V Recieved Power (RXVCCV) -0.5 V to 7.0 V Recommended Operating Conditions Transmitted Power (RXVCCV) -0.5 V to 7.0V Supply voltage (VDD) Storage Temperature Range (TSTG) Power Dissipation (PD) Ambient Temperature (TA) -65oC to 150oC 1.575 W -50 mA IECl Lead Temp. (TL) (Soldering, 10 sec) 5 Volts + 5% 0 to 70 oC Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. o 260 C DC Specifications TA = 0oC to 70oC, VCC = 5 V 5%, unless otherwise specified Symbol Parameter Conditions Min Max Units TTL High Level Input VIN = Vcc 10 uA IILt TTL Low Level Input VIN = GND -10 uA IIHcdet CDET High Level Input VIN = Vcc 10 uA IILcdet CDET Low Level Input VIN = GND -10 uA IIHeqsel EQSEL High Level Input VIN = Vcc 800 uA IILeqsel EQSEL Low Level Input VIN = GND -800 uA IIHe ECL High Level Input VIN = Vcc - 830 mV 50 uA IILe ECL Low Level Input VIN = Vcc - 1570mV 1 uA VIHt TTL High Level Input VILt TTL Low Level Input ol e 2 bs VIHcdet te IIHt V 0.8 CDET High Level Input note 2 CDET Low Level Input note 2 VIMeqsel EQSEL Mid Level Input note 3 VIHe ECL High Level Input Vcc1165 Vcc-880 mV ECL Low Level Input Vcc1810 Vcc1475 mV VOHe ECL High Level Output Vcc1075 Vcc-830 mV VOLe ECL Low Level Output Vcc1860 Vcc1570 mV ICC Dynamic Supply Current notes 4 & 5, Figure 4-1 135 mA ITXO Transmit Current note 6, Figure 4-1 38.2 41.8 mA ITX- Transmit Current Matching note 7, Figure 4-1 -2 2 % SDTHon Sig Det Assert Threshold note 8, Figure 4-2 700 mV SDTHoff Sig Det De-assert Threshold notes 1 & 9, Figure 4-2 RINdiff RXI differential input resistance VILcdet O VILe Vcc-1 V V 1 Vcc / 2 40 V V Omatch 200 7 9 mV 9 K DP83223 4.0 DC and AC Specifications Note 1:Guaranteed by characterization over process, temperature, and Vcc. Note 2:It is recommended that the CDET control input be tied directly to Vcc or GND to ensure proper operation. If CDET is to be driven from a gate, it is recommended that the gate be capable of true CMOS logic levels. Note 3:The median voltage level for EQSEL is normally accomplished by floating that pin. Note 4:ICC is a measure of total device current in normal MLT-3 mode with a 125Mb/s random data pattern applied to the PMRD+/- inputs to allow the TXO+/- outputs to switch at a nominal 2V pk-pk differential amplitude into a standard 50 differential load. ICC is minus the current through the PECL inputs. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data, RXI+/-=125Mb/s data. Note 5:ICC does not include the current through the PECL outputs. Standard 50 Thevenin equivalent PECL terminations (figure 10) require approximately 14 mA per pin, or a total of 56 mA. 100 PECL terminations require approximately 7 mA per pin, or a total of 28 mA. These external PECL termination current requirements should be considered when analyzing system power requirements. Note 6:TXO output current is a measure of the total differential current present at the TXO+/- outputs into a standard 50 differential load. Device configuration: RREF =510, LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, RXI+/-=static. Note 7:ITXOmatch refers to the percentage of mismatch in current between TXO+ and TXO- referenced to the total output current as defined by: I -I ITXOmatch = TXO+ TXO- x 100 ITXO+ + ITXODevice configuration: RREF =510, ENCSEL=0, PMRD+=0, PMRD-=1. te Note 8:Signal Detect Assert Threshold is a measure of the pk-pk differential signal amplitude at the RXI+/- inputs of the RJ45 required to cause the Signal Detect differential output to assert. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=static, RXI+/-=125Mb/s data with swept amplitude. ol e Note 9:Signal Detect De-assert Threshold is a measure of the pk-pk differential signal amplitude at the RXI+/- inputs of the RJ45 required to cause the Signal Detect differential output to de-assert. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=static, RXI+/-=125Mb/s data with swept amplitude ICCexternal ICC RXVCC bs TXVCC VCC EXTVCC SD+ SD- + VCC DP83223 PMID+ PMID- TXREF - TXGND RXGND GND TXO+ TXO- O 510 50 50 50 50 25 25 + VCC - 2V - Figure 4-1. ICC / Load Diagram 10 DP83223 4.0 DC and AC Specifications (Continued) DP83223 4.0 DC and AC Specifications (Continued) Active PMID Inactive PMID SDTHoff SDTHon te Post Equalized Signal Detect Voltage Figure 4-2. Post Equalized Signal Detect Voltage ol e VCC DP83223 VCC Data from PHY Device PMRD+ PMRD- EXTVCC VCC TXVCC TXO+ 0.01uF TXO- SD+ SD- 50 bs SD To PHY Device RXVCC Data to PHY or Clock Recovery Device Contact National Semiconductor for further information relating to available magnetics modules FB PMID+ PMID- float 0.01uF Transmit Magnetics 50 12.1 Receive Magnetics 12.1 RXI+ EQSEL ENCSEL RXI- The Receive Attenuation / Termination network must be optimized to compensate for the insertion loss of the receive magnetics. Please refer to the National Semiconductor Application Note entitled "DP83223 Adaptive Equalization Considerations" for further detail. The values provided in this example are targeted to match an insertion loss of approximately 0.4dB (approximately 90mV pk-pk differential of loss for a typical scrambled IDLE line state) which will result in a final amplitude of approximately 1.45V pk-pk differential as seen across the RXI+/- inputs for zero Meters of cable. RXGND O CDET LBEN TXGND 37.9 37.9 TXREF GND GND 1 2 3 4 RJ-45 5 6 7 8 0.01uF RREF Common Mode Noise Filter *510 *The Rref resistor value may need to be adjusted to compensate for transmit magnetics insertion loss in order to achieve the standard specific 2.0V pk-pk differential TXO+/- output amplitude as measured across the RJ45 transmit pins. The PMRD, SD and PMID 100K ECL differential signal must be terminated into a standard ECL load of 50 to VCC-2.0V or equivalent: i.e. Thevenin of 130 to GND accompanied by 82 to VCC All resistors are 1/10th Wt, 1% tolerance All capacitors are 16V ceramic FB = Murata # BLM31A02PT (1206 package) Figure 4-3. Typical Schematic for 100BASE-TX signalling over Cat-5 UTP 100 cable 11 DP83223 4.0 DC and AC Specifications (Continued) 4.1 TRANSMIT TIMING PMRD+ PMRDT1.1 T1.3 T1.1 10% - 90% 1 TXO+ TXO- TXO- TXO+ -1 Number Parameter TXO Output Rise and Fall T1.2 TXO Rise / Fall Symmetry T1.3 TX prop delay T1.4 Transmit Jitter Min Typ Max Units 2.25 2.75 3.25 ns 500 ps 7 ol e T1.1 te 0 1.4 ns ns Note: TXO Output Rise and Fall time is a measure of the transition time for all MLT-3 transitions from 10% to 90%. This measurement is conducted directly at the TXO+/- outputs and does not include the additional bandwidth limiting effects of an isolation transformer. Each of the four possible MLT-3 transitions is measured (see figure 2 for MLT-3 waveform example). The TXO+/- outputs are configured to switch at a nominal 2V pk-pk differential amplitude into a standard 50 differential load. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data, RXI+/-=static. Note: : tTXr/fsym TXO Rise and Fall Symmetry is the difference between the maximum and minimum of all rise and fall times. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data, RXI+/-=static. Note: : The Transmit channel propagation delay is a measure of the time delay imposed on the transmit data as it passes from the PMRD+/- inputs to the TXO+/- outputs. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data, RXI+/-=static. bs Note: Transmit Jitter is a measure of the total jitter as measured differentially across the TXO+/- outputs of the device. This includes the cumulative effect of Duty Cycle Distortion (DCD), Data Dependent Jitter (DDJ), and Random Jitter (RJ). Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data (pseudo random ^15), RXI+/-=125Mb/s data in order to induce a worst case system level noise environment. Note: T1.1, T1.2 and T1.4 are guaranteed by characterization over process, temperature, and Vcc. 4.2 RECEIVE PROPAGATION DELAY O RXI+ RXI- T2.1 PMID+ PMID- Number T2.1 Parameter Min Receive Propagation Delay Typ 7 Max Units ns Note: The Receive channel propagation delay is a measure of the time delay imposed on the receive data as it passes from the RXI+/- inputs to the PMID+/outputs. This measurement is taken after the device has had sufficient time for the receive adaptive equalizer to converge. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=static, RXI+/-=125Mb/s data. 12 4.3 LOOPBACK PROPAGATION DELAY PMRD+ PMRD- T3.1 PMID+ PMID- Number Parameter 4.4 SIGNAL DETECT TIMING static Max Units 7 ns static signal T4.1 Do Not Use bs SD+ Typ ol e RXI +/- Min Loopback Propagation Delay te T3.1 Number Parameter Min T4.2 Typ Max Units T4.1 Signal Detect Turn-On Time 40 100 us T4.2 Signal Detect Turn-Off Time 12 50 us O Note: The Signal Detect Assert Time is a measure of the time required for Signal Detect to assert after the RXI+/- inputs are provided with a receive signal with sufficient amplitude to meet the Signal Detect Assert Threshold parameter. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=static, RXI+/-=125Mb/s data with amplitude greater than 700mV pk-pk differential. Note: The Signal Detect De-assert Time is a measure of the time required for Signal Detect to deassert after the RXI+/- inputs are provided with a receive signal with sufficient amplitude to meet the Signal Detect Deassert Threshold parameter. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=static, RXI+/-=125Mb/s data with amplitude less than 200mV pk-pk differential. 4.5 ADAPTIVE EQUALIZER TIMING Number T5.1 Parameter Total Jitter (TX+RX) Min Typ Max Units 2 3.5 ns Note: Total Receive Jitter is a measure of the total accumulated jitter as measured differentially across the PMID+/- receive outputs of the device. This parameter is guaranteed by an ATE adaptive equalizer jitter measurement (done at worst case conditions) and a system level characterization over temperature and Vcc. The ATE measurement has been empirically correlated with the system level jitter measurement, which includes all transmit jitter (as described in T1.3) as well as all jitter induced by a worst case Cat-5 cable plant and the additional Jitter induced by the receive operation of the device. Device configuration: LBEN=0, CDET=0, ENCSEL=0, EQSEL=float, PMRD+/-=125Mb/s data, RXI+/-=125Mb/s data. LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems we do or systems 2. A critical component is any component of a life support which, (a) are intended for surgical implant into the device or system whose failure to perform can be body, or (b) support or sustain life, and whose failure to reasonably expected to cause the failure of the life support perform, when properly used in accordance with device or system, or to affect its safety or effectiveness. instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. National Semiconductor Corporation National Semiconductor Corporation Europe National Semiconductor Corporation Japan Ltd. National Semiconductor Corporation Hong Kong Ltd. 1111 West Bardin Road Arlington, TX 76017 Fax:(+49) 0-180-530 85 86 Tel: 81-043-299-2308 Email:cnjwge@tevm2.nsc.com Fax: 81-043-299-2408 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Fax: 1(800) 737-7018 ol e Italiano Tel: (+49) 0-180-534 16 80 te Duetsch Tel: (+49) 0-180-530 85 86 Tel: 1(800) 272-9959 O bs Do Not Use IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Audio www.ti.com/audio Communications and Telecom www.ti.com/communications Amplifiers amplifier.ti.com Computers and Peripherals www.ti.com/computers Data Converters dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps DLP(R) Products www.dlp.com Energy and Lighting www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity TI E2E Community Home Page www.ti.com/video e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2011, Texas Instruments Incorporated