1 CHIP CODEC S5T8554B/7B
5
TIMING CHARACTERISTICS
(Unless otherwise noted, VCC = 5.0V ± 5%, VBB = −5.0V ± 5%, GNDA = 0V, Ta = 0°C to 70°C;
typical characteristics specified at VCC = 5.0V, VBB = −5.0V, Ta=25°C; all signals referenced to GNDA)
Characteristic Symbol Test Conditions Min. Typ. Max. Unit
Frequency of Master Clock fMCK Depends on the device used
and the BCLKR/CLKSEL Pin.
MCLKX and MCLKR
−1.536
1.544
2.048
−nS
Rise Time of Bit Clock tR (BCK) tPB = 488ns − − 50 nS
Fall Time of Bit Clock tF (BCK) tPB = 488ns − − 50 nS
Holding Time from Bit Clock
Low to Frame Sync tH (LFS) Long frame only 0− − nS
Holding Time from Bit Clock
High to Frame Sync tH (RFS) Short frame only 0− − nS
Set-Up Time from Frame Sync
to Bit Clock Low tSU (FBCL) Long frame only 80 − − nS
Delay Time from BCLKX High
to Data Valid tD (HDV) Load = 150pF plse 2 LSTTL
loads 0−180 nS
Delay Time to TSX Low tD (TSXL) Load = 150pF plse 2 LSTTL
loads − − 140 nS
Delay Time from BCLKX Low to
Data Output Disabled tD (LDD) −50 −165 nS
Delay Time to Valid Data from
FSX or BCLKX, Whichever
Comes Later
tD (VD) CL = 0pF to 150pF 20 −165 nS
Set-Up Time from DR Valid to
BCLKR/X Low tSU (DRBL) −50 − − nS
Hold Time from FSR/X Low to
DR Invalid tH (BLDR) −50 − − nS
Set-Up Time from FSR/X to
BCLKR/X Low tSU (FBLS) Short frame sync pulse (1 or 2
bit clock periods long) (Note 1) 50 − − nS
Width of Master Clock High tW (MCKH) MCLKX and MCLKR160 − − nS
Width of Master Clock Low tW (MCKL) MCLKX and MCLKR160 − − nS
Rise Time of Master Clock tR (MCK) MCLKX and MCLKR− − 50 nS
Fall Time of Master Clock tF (MCK) MCLKX and MCLKR− − 50 nS
Set-Up Time from BCLKX High
(and FSX In Long Frame Sync
Mode) to MCLKX Falling Edge
tSU (BHMF) First bit clock after the leading
edge FSX
− − − −