TP3070, TP3071, TP3070-X COMBO (R) II Programmable PCM CODEC/Filter General Description Features The TP3070 and TP3071 are second-generation combined PCM CODEC and Filter devices optimized for digital switching applications on subscriber line and trunk cards. Using advanced switched capacitor techniques, COMBO II combines transmit bandpass and receive lowpass channel filters with a companding PCM encoder and decoder. The devices are A-law and -law selectable and employ a conventional serial PCM interface capable of being clocked up to 4.096 MHz. A number of programmable functions may be controlled via a serial control port. Channel gains are programmable over a 25.4 dB range in each direction, and a programmable filter is included to enable Hybrid Balancing to be adjusted to suit a wide range of loop impedance conditions. Both transformer and active SLIC interface circuits with real or complex termination impedances can be balanced by this filter, with cancellation in excess of 30 dB being readily achievable when measured across the passband against standard test termination networks. To enable COMBO II to interface to the SLIC control leads, a number of programmable latches are included; each may be configured as either an input or an output. The TP3070 provides 6 latches and the TP3071 5 latches. n Complete CODEC and FILTER system including: -- Transmit and receive PCM channel filters -- -law or A-law companding encoder and decoder -- Receive power amplifier drives 300 -- 4.096 MHz serial PCM data (max) n Programmable Functions: -- Transmit gain: 25.4 dB range, 0.1 dB steps -- Receive gain: 25.4 dB range, 0.1 dB steps -- Hybrid balance cancellation filter -- Time-slot assignment; up to 64 slots/frame -- 2 port assignment (TP3070) -- 6 interface latches (TP3070) -- A or -law -- Analog loopback -- Digital loopback n Direct interface to solid-state SLICs n Simplifies transformer SLIC; single winding secondary n Standard serial control interface n 80 mW operating power (typ) n 1.5 mW standby power (typ) n Designed for CCITT and LSSGR applications n TTL and CMOS compatible digital interfaces n Extended temperature versions available for -40C to +85C (TP3070V-X) Note: See also AN-614, COMBO II application guide. COMBO (R) and TRI-STATE (R) are registered trademarks of National Semiconductor Corporation. (c) 1999 National Semiconductor Corporation DS008635 www.national.com TP3070, TP3071, TP3070-X COMBO II Programmable PCM CODEC/Filter April 1994 Block Diagram DS008635-1 FIGURE 1. Connection Diagrams DS008635-2 Order Number TP3071J See NS Package Number J20A Order Number TP3071N See NS Package Number N20A DS008635-4 Order Number TP3070V (0C to +70C) Order Number TP3070V-X (-40C to +85C) See NS Package Number V28A Pin Descriptions Pin VCC www.national.com 2 Description +5V 5% power supply. VBB -5V 5% power supply. GND Ground. All analog and digital signals are referenced to this pin. FSX Transmit Frame Sync input. Normally a pulse or squarewave with an 8 kHz repetition rate is applied to this input to define the start of the transmit time slot assigned to this device (non-delayed data timing mode), or the start of the transmit frame (delayed data timing mode using the internal time-slot assignment counter). Pin Descriptions Pin FSR BCLK (Continued) Description Receive Frame Sync input. Normally a pulse or squarewave with an 8 kHz repetition rate is applied to this input to define the start of the receive time slot assigned to this device (non-delayed data timing mode), or the start of the receive frame (delayed data timing mode using the internal time-slot assignment counter). Bit clock input used to shift PCM data into and out of the DR and DX pins. BCLK may vary from 64 kHz to 4.096 MHz in 8 kHz increments, and must be synchronous with MCLK. MCLK Master clock input used by the switched capacitor filters and the encoder and decoder sequencing logic. Must be 512 kHz, 1.536 MHz, 1.544 MHz, 2.048 MHz or 4.096 MHz and synchronous with BCLK. VFXI The Transmit analog high-impedance input. Voice frequency signals present on this input are encoded as an A-law or -law PCM bit stream and shifted out on the selected DX pin. VFRO The Receive analog power amplifier output, capable of driving load impedances as low as 300 (depending on the peak overload level required). PCM data received on the assigned DR pin is decoded and appears at this output as voice frequency signals. DX0 DX1 DX1 is available on the TP3070 only; DX0 is available on all devices. These Transmit Data TRI-STATE (R) outputs remain in the high impedance state except during the assigned transmit time slot on the assigned port, during which the transmit PCM data byte is shifted out on the rising edges of BCLK. TSX0 TSX1 Pin TSX1 is available on the TP3070 only; TSX0 is available on all devices. Normally these open-drain outputs are floating in a high impedance state except when a time-slot is active on one of the DX outputs, when the appropriate TSX output pulls low to enable a backplane line-driver. DR0 DR1 DR1 is available on the TP3070 only; DR0 is available on all devices. These receive data inputs are inactive except during the assigned receive time slot of the assigned port when the receive PCM data is shifted in on the falling edges of BCLK. CCLK Control Clock input. This clock shifts serial control information into or out from CI/O or CI and CO when the CS input is low, depending on the current instruction. CCLK may be asynchronous with the other system clocks. Description CI/O This is the Control Data I/O pin which is provided on the TP3071. Serial control information is shifted to or read from COMBO II on this pin when CS is low. The direction of the data is determined by the current instruction as defined in Table 1. CI This is a separate Control Input, available only on the TP3070. It can be connected to CO if required. CO This is a separate Control Output, available only on the TP3070. It can be connected to CI if required. CS Chip Select input. When this pin is low, control information can be written to or read from COMBO II via the CI/O pin (or CI and CO). IL5-IL0 IL5 through IL0 are available on the TP3070. IL4 through IL0 are available on the TP3071. Each Interface Latch I/O pin may be individually programmed as an input or an output determined by the state of the corresponding bit in the Latch Direction Register (LDR). For pins configured as inputs, the logic state sensed on each input is latched into the Interface Latch Register (ILR) whenever control data is written to COMBO II, while CS is low, and the information is shifted out on the CO (or CI/O) pin. When configured as outputs, control data written into the ILR appears at the corresponding IL pins. MR This logic input must be pulled low for normal operation of COMBO II. When pulled momentarily high (at least 1 sec.), all programmable registers in the device are reset to the states specified under "Power-On Initialization". NC No Connection. Do not connect to this pin. Do not route traces through this pin. Functional Description POWER-ON INITIALIZATION When power is first applied, power-on reset circuitry initializes the COMBO II and puts it into the power-down state. The gain control registers for the transmit and receive gain sections are programmed to OFF (00000000), the hybrid balance circuit is turned off, the power amp is disabled and the device is in the non-delayed timing mode. The Latch Direction Register (LDR) is pre-set with all IL pins programmed as inputs, placing the SLIC interface pins in a high impedance state. The CI/O pin is set as an input ready for the first control byte of the initialization sequence. Other initial states in the Control Register are indicated in Section 2.0. A reset to these same initial conditions may also be forced by driving the MR pin momentarily high. This may be done either when powered-up or down. For normal operation this pin must be pulled low. If not used, MR should be hard-wired to ground. The desired modes for all programmable functions may be initialized via the control port prior to a Power-up command. 3 www.national.com Functional Description A decode cycle begins immediately after the assigned receive time-slot, and 10 s later the Decoder DAC output is updated. The total signal delay is 10 s plus 120 s (filter delay) plus 62.5 s (12 frame) which gives approximately 190 s. (Continued) POWER-DOWN STATE Following a period of activity in the powered-up state the power-down state may be re-entered by writing any of the control instructions into the serial control port with the "P" bit set to "1" as indicated in Table 1. It is recommended that the chip be powered down before writing any additional instructions. In the power-down state, all non-essential circuitry is de-activated and the DX0 (and DX1) outputs are in the high impedance TRI-STATE condition. The coefficients stored in the Hybrid Balance circuit and the Gain Control registers, the data in the LDR and ILR, and all control bits remain unchanged in the power-down state unless changed by writing new data via the serial control port, which remains active. The outputs of the Interface Latches also remain active, maintaining the ability to monitor and control the SLIC. PCM INTERFACE The FSX and FSR frame sync inputs determine the beginning of the 8-bit transmit and receive time-slots respectively. They may have any duration from a single cycle of BCLK HIGH to one MCLK period LOW. Two different relationships may be established between the frame sync inputs and the actual time-slots on the PCM busses by setting bit 3 in the Control Register (see Table 2). Non-delayed data mode is similar to long-frame timing on the TP3050/60 series of devices (COMBO); time-slots begin nominally coincident with the rising edge of the appropriate FS input. The alternative is to use Delayed Data mode, which is similar to short-frame sync timing on COMBO, in which each FS input must be high at least a half-cycle of BCLK earlier than the time-slot. The Time-Slot Assignment circuit on the device can only be used with Delayed Data timing. When using Time-Slot Assignment, the beginning of the first time-slot in a frame is identified by the appropriate FS input. The actual transmit and receive time-slots are then determined by the internal Time-Slot Assignment counters. Transmit and Receive frames and time-slots may be skewed from each other by any number of BCLK cycles. During each assigned Transmit time-slot, the selected DX0/1 output shifts data out from the PCM register on the rising edges of BCLK. TSX0 (or TSX1 as appropriate) also pulls low for the first 712 bit times of the time-slot to control the TRI-STATE Enable of a backplane line-driver. Serial PCM data is shifted into the selected DR0/1 input during each assigned Receive time-slot on the falling edges of BCLK. DX0 or DX1 and DR0 or DR1 are selectable on the TP3070 only, see Section 6. TRANSMIT FILTER AND ENCODER The Transmit section input, VFXI, is a high impedance summing input which is used as the differencing point for the internal hybrid balance cancellation signal. No external components are necessary to set the gain. Following this circuit is a programmable gain/attenuation amplifier which is controlled by the contents of the Transmit Gain Register (see Programmable Functions section). An active pre-filter then precedes the 3rd order high-pass and 5th order low-pass switched capacitor filters. The A/D converter has a compressing characteristic according to the standard CCITT A or 255 coding laws, which must be selected by a control instruction during initialization (see Table 1 and Table 2). A precision on-chip voltage reference ensures accurate and highly stable transmission levels. Any offset voltage arising in the gain-set amplifier, the filters or the comparator is canceled by an internal auto-zero circuit. Each encode cycle begins immediately following the assigned Transmit time-slot. The total signal delay referenced to the start of the time-slot is approximately 165 s (due to the Transmit Filter) plus 125 s (due to encoding delay), which totals 290 s. Data is shifted out on DX0 or DX1 during the selected time slot on eight rising edges of BCLK. DECODER AND RECEIVE FILTER PCM data is shifted into the Decoder's Receive PCM Register via the DR0 or DR1 pin during the selected time-slot on the 8 falling edges of BCLK. The Decoder consists of an expanding DAC with either A or 255 law decoding characteristic, which is selected by the same control instruction used to select the Encode law during initialization. Following the Decoder is a 5th order low-pass switched capacitor filter with integral Sin x/x correction for the 8 kHz sample and hold. A programmable gain amplifier, which must be set by writing to the Receive Gain Register, is included, and finally a Power Amplifier capable of driving a 300 load to 3.5V, a 600 load to 3.8V or a 15 k load to 4.0V at peak overload. www.national.com 4 Functional Description (Continued) TABLE 1. Programmable Register Instructions Function Single Byte Power-Up/Down Byte 1 (Note 1) Byte 2 (Note 1) 7 6 5 4 3 2 1 0 P X X X X X 0 X 7 6 5 4 3 2 1 0 None Write Control Register P 0 0 0 0 0 1 X See Table 2 Read-Back Control Register P 0 0 0 0 1 1 X See Table 2 Write to Interface Latch Register P 0 0 0 1 0 1 X See Table 4 Read Interface Latch Register P 0 0 0 1 1 1 X See Table 4 Write Latch Direction Register P 0 0 1 0 0 1 X See Table 3 Read Latch Direction Register P 0 0 1 0 1 1 X See Table 3 Write Receive Gain Register P 0 1 0 0 0 1 X See Table 8 Read Receive Gain Register P 0 1 0 0 1 1 X See Table 8 Write Transmit Gain Register P 0 1 0 1 0 1 X See Table 7 Read Transmit Gain Register P 0 1 0 1 1 1 X See Table 7 Write Receive Time-Slot/Port P 1 0 0 1 0 1 X See Table 6 Read-Back Receive Time-Slot/Port P 1 0 0 1 1 1 X See Table 6 Write Transmit Time-Slot/Port P 1 0 1 0 0 1 X See Table 6 Read-Back Transmit Time-Slot/Port P 1 0 1 0 1 1 X See Table 6 Write Hybrid Balance Register 1 P 0 1 1 0 0 1 X Read Hybrid Balance Register 1 P 0 1 1 0 1 1 X Write Hybrid Balance Register 2 P 0 1 1 1 0 1 X Read Hybrid Balance Register 2 P 0 1 1 1 1 1 X Write Hybrid Balance Register 3 P 1 0 0 0 0 1 X Read Hybrid Balance Register 3 P 1 0 0 0 1 1 X Derive from Optimization Routine in TP3077SW Program Note 1: Bit 7 of bytes 1 and 2 is always the first bit clocked into or out from the CI, CO or CI/O pin. X = don't care. Note 2: "P" is the power-up/down control bit, see "Power-Up/Down Control" section. ("0" = Power Up, "1" = Power Down) Note 3: Other register address codes are invalid and should not be used. strobed in while CS is low, as defined in Table 1. CS must be kept low, or be taken low again for a further 8 CCLK cycles, during which the data is shifted onto the CO or CI/O pin on the rising edges of CCLK. When CS is high the CO or CI/O pin is in the high-impedance TRI-STATE, enabling the CI/O pins of many devices to be multiplexed together. If CS returns high during either byte 1 or byte 2 before all eight CCLK pulses of that byte occur, both the bit count and byte count are reset and register contents are not affected. This prevents loss of synchronization in the control interface as well as corruption of register data due to processor interrupt or other problem. When CS returns low again, the device will be ready to accept bit 1 of byte 1 of a new instruction. SERIAL CONTROL PORT Control information and data are written into or read-back from COMBO II via the serial control port consisting of the control clock CCLK, the serial data input/output CI/O, (or separate input, CI, and output, CO, on the TP3070 only), and the Chip Select input, CS. All control instructions require 2 bytes, as listed in Table 1, with the exception of a single byte power-up/down command. The byte 1 bits are used as follows: bit 7 specifies power up or power down; bits 6, 5, 4 and 3 specify the register address; bit 2 specifies whether the instruction is read or write; bit 1 specifies a one or two byte instruction; and bit 0 is not used. To shift control data into COMBO II, CCLK must be pulsed 8 times while CS is low. Data on the CI/O (or CI) input is shifted into the serial input register on the falling edge of each CCLK pulse. After all data is shifted in, the contents of the input shift register are decoded, and may indicate that a 2nd byte of control data will follow. This second byte may either be defined by a second byte-wide CS pulse or may follow the first contiguously, i.e. it is not mandatory for CS to return high between the first and second control bytes. At the end of CCLK8 in the 2nd control byte the data is loaded into the appropriate programmable register. CS may remain low continuously when programming successive registers, if desired. However, CS should be set high when no data transfers are in progress. To readback Interface Latch data or status information from COMBO II, the first byte of the appropriate instruction is Programmable Functions 1.0 POWER-UP/DOWN CONTROL Following power-on initialization, power-up and power-down control may be accomplished by writing any of the control instructions listed in Table 1 into COMBO II with the "P" bit set to "0" for power-up or "1" for power-down. Normally it is recommended that all programmable functions be initially programmed while the device is powered down. Power state control can then be included with the last programming instruction or the separate single-byte instruction. Any of the programmable registers may also be modified while the de- 5 www.national.com Programmable Functions gains remain unchanged, thus care must be taken to ensure that overload levels are not exceeded anywhere in the loop. Hybrid balance must be disabled for meaningful analog loopback function. (Continued) vice is powered-up or down by setting the "P" bit as indicated. When the power-up or down control is entered as a single byte instruction, bit one (1) must be reset to a 0. When a power-up command is given, all de-activated circuits are activated, but the TRI-STATE PCM output(s), DX0 (and DX1), will remain in the high impedance state until the second FSX pulse after power-up. 2.4 Digital Loopback Digital Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table 2. This mode provides another stage of path verification by enabling data written into the Receive PCM Register to be read back from that register in any Transmit time-slot at DX0/1. In digital loopback, the decoder will remain functional and output a signal at VFRO. If this is undesirable, the receive output can be turned off by programming the receive gain register to all zeros. 2.0 CONTROL REGISTER INSTRUCTION The first byte of a READ or WRITE instruction to the Control Register is as shown in Table 1. The second byte has the following bit functions: TABLE 2. Control Register Byte 2 Functions 3.0 INTERFACE LATCH DIRECTIONS Immediately following power-on, all Interface Latches assume they are inputs, and therefore all IL pins are in a high impedance state. Each IL pin may be individually programmed as a logic input or output by writing the appropriate instruction to the LDR, see Table 1 and Table 3. For minimum power dissipation, unconnected latch pins should be programmed as outputs. For the TP3071, L5 should always be programmed as an output. Bits L5-L0 must be set by writing the specified instruction to the LDR with the L bits in the second byte set as follows: Bit Number and Name 7 6 5 4 3 2 1 0 F1 F0 MA IA DN DL AL PP Function 0 0 MCLK = 512 kHz 0 1 MCLK = 1.536 or 1.544 MHz 1 0 MCLK = 2.048 MHz (Note 4) 1 1 MCLK = 4.096 MHz 0 X Select -255 law (Note 4) 1 0 A-law, Including Even 1 1 Bit Inversion TABLE 3. Byte 2 Functions of Latch Direction Register A-law, No Even Bit Inversion 0 Delayed Data Timing 1 Non-Delayed Data Timing (Note 4) 7 6 5 4 3 2 1 0 Normal Operation (Note 4) L0 L1 L2 L3 L4 L5 X X 0 0 1 X Digital Loopback 0 1 Analog Loopback 0 Power Amp Enabled in PDN 1 Power Amp Disabled in PDN (Note 4) Byte 2 Bit Number Ln Bit IL Direction 0 Input 1 Output X = don't care Note 4: State at power-on initialization. (Bit 4 = 0) INTERFACE LATCH STATES Interface Latches configured as outputs assume the state determined by the appropriate data bit in the 2-byte instruction written to the Interface Latch Register (ILR) as shown in Table 1 and Table 4. Latches configured as inputs will sense the state applied by an external source, such as the Off-Hook detect output of a SLIC. All bits of the ILR, i.e. sensed inputs and the programmed state of outputs, can be read back in the 2nd byte of a READ from the ILR. 2.1 Master Clock Frequency Selection A Master clock must be provided to COMBO II for operation of the filter and coding/decoding functions. The MCLK frequency must be either 512 kHz, 1.536 MHz, 1.544 MHz, 2.048 MHz, or 4.096 MHz and must be synchronous with BCLK. Bits F1 and F0 (see Table 2) must be set during initialization to select the correct internal divider. 2.2 Coding Law Selection Bits "MA" and "IA" in Table 2 permit the selection of 255 coding or A-law coding, with or without even bit inversion. It is recommended that during initialization, the state of IL pins to be configured as outputs should be programmed first, followed immediately by the Latch Direction Register. 2.3 Analog Loopback TABLE 4. Interface Latch Data Bit Order Analog Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table 2. In the analog loopback mode, the Transmit input VFXI is isolated from the input pin and internally connected to the VFRO output, forming a loop from the Receive PCM Register back to the Transmit PCM Register. The VFRO pin remains active, and the programmed settings of the Transmit and Receive www.national.com Bit Number 6 7 6 5 4 3 2 1 0 D0 D1 D2 D3 D4 D5 X X Programmable Functions (Continued) TABLE 5. Coding Law Conventions 255 law MSB VIN = +Full Scale VIN = 0V VIN = -Full Scale True A-law with A-law without even bit inversion even bit inversion LSB MSB LSB MSB LSB 10000000 10101010 11111111 11111111 11010101 10000000 01111111 01010101 00000000 00000000 00101010 01111111 Note 5: The MSB is always the first PCM bit shifted in or out of COMBO II. TABLE 6. Time-Slot and Port Assignment Instruction Bit Number and Name 7 EN 0 6 Function 5 4 3 2 1 0 T4 T3 T2 T1 T0 X X X X X PS T5 (Note 6) (Note 7) 0 X Disable DX0 Output (Transmit Instruction) Disable DR0 Input (Receive Instruction) 0 1 X X X X X X Disable DX1 Output (Transmit Instruction) Disable DR1 Input (Receive Instruction) 1 1 0 1 Assign One Binary Coded Time-Slot from 0-63 Enable DX0 Output (Transmit Instruction) Assign One Binary Coded Time-Slot from 0-63 Enable DR0 Input (Receive Instruction) Assign One Binary Coded Time-Slot from 0-63 Enable DX1 Output (Transmit Instruction) Assign One Binary Coded Time-Slot from 0-63 Enable DR1 Input (Receive Instruction) Note 6: The "PS" bit MUST always be set to 0 for the TP3071. Note 7: T5 is the MSB of the Time-slot assignment bit field. Time slot bits should be set to "000000" for both transmit and receive when operating in non-delayed data timing mode. Time-Slot Assignment mode requires that the FSX and FSR pulses must conform to the delayed data timing format shown in Figure 5. 5.0 TIME-SLOT ASSIGNMENT COMBO II can operate in either fixed time-slot or time-slot assignment mode for selecting the Transmit and Receive PCM time-slots. Following power-on, the device is automatically in Non-Delayed Timing mode, in which the time-slot always begins with the leading (rising) edge of frame sync inputs FSX and FSR. Time-Slot Assignment may only be used with Delayed Data timing; see Figure 5. FSX and FSR may have any phase relationship with each other in BCLK period increments. Alternatively, the internal time-slot assignment counters and comparators can be used to access any time-slot in a frame, using the frame sync inputs as marker pulses for the beginning of transmit and receive time-slot 0. In this mode, a frame may consist of up to 64 time-slots of 8 bits each. A time-slot is assigned by a 2-byte instruction as shown in Table 1 and Table 6. The last 6 bits of the second byte indicate the selected time-slot from 0-63 using straight binary notation. When writing a timeslot and port assignment register, if the PCM interface is currently active, it is immediately deactivated to prevent possible bus clashes. A new assignment becomes active on the second frame following the end of the Chip-Select for the second control byte. Rewriting of register contents should not be performed during the talking period of a connection to prevent waveform distortion caused by loss of a sample which will occur with each register write. The "EN" bit allows the PCM inputs, DR0/1, or outputs, DX0/1, as appropriate, to be enabled or disabled. 6.0 PORT SELECTION On the TP3070 only, an additional capability is available; 2 Transmit serial PCM ports, DX0 and DX1, and 2 Receive serial PCM ports, DR0 and DR1, are provided to enable two-way space switching to be implemented. Port selections for transmit and receive are made within the appropriate time-slot assignment instruction using the "PS" bit in the second byte. The PS bit selects either Port 0 or Port 1. Both ports cannot be active at the same time. On the TP3071, only ports DX0 and DR0 are available, therefore the "PS" bit MUST always be set to 0 for these devices. Table 6 shows the format for the second byte of both transmit and receive time-slot and port assignment instructions. 7.0 TRANSMIT GAIN INSTRUCTION BYTE 2 The transmit gain can be programmed in 0.1 dB steps by writing to the Transmit Gain Register as defined in Table 1 and Table 7. This corresponds to a range of 0 dBm0 levels at VFXI between 1.619 Vrms and 0.087 Vrms (equivalent to +6.4 dBm to -19.0 dBm in 600). To calculate the binary code for byte 2 of this instruction for any desired input 0 dBm0 level in Vrms, take the nearest integer to the decimal number given by: 200 x log10 (V/0.08595) 7 www.national.com Programmable Functions ator. Either of the filter sections can be bypassed if only one is required to achieve good cancellation. A selectable 180 degree inverting stage is included to compensate for interface circuits which also invert the transmit input relative to the receive output signal. The 2nd order section is intended mainly to balance low frequency signals across a transformer SLIC, and the first order section to balance midrange to higher audio frequency signals. (Continued) and convert to the binary equivalent. Some examples are given in Table 7 and a complete tabulation is given in Appendix I of AN-614. It should be noted that the Transmit (idle channel) Noise and Transmit Signal to Total Distortion are both specified with transmit gain set to 0 dB (Gain Register set to all ones). At high transmit gains there will be some degradation in noise performance for these parameters. See Application Note AN-614 for more information on this subject. As a 2nd order section, Hybal1 has a pair of low frequency zeroes and a pair of complex conjugate poles. When configuring Hybal1, matching the phase of the hybrid at low to mid-band frequencies is most critical. Once the echo path is correctly balanced in phase, the magnitude of the cancellation signal can be corrected by the programmable attenuator. The 2nd order mode of Hybal1 is most suitable for balancing interfaces with transformers having high inductance of 1.5 Henries or more. An alternative configuration for smaller transformers is available by converting Hybal1 to a simple first-order section with a single real low-frequency pole and zero. In this mode, the pole/zero frequency may be programmed. Many line interfaces can be adequately balanced by use of the Hybal1 section only, in which case the Hybal2 filter should be de-selected to bypass it. Hybal2, the higher frequency first-order section, is provided for balancing an electronic SLIC, and is also helpful with a transformer SLIC in providing additional phase correction for mid and high-band frequencies, typically 1 kHz to 3.4 kHz. Such a correction is particularly useful if the test balance impedance includes a capacitor of 100 nF or less, such as the loaded and non-loaded loop test networks in the United States. Independent placement of the pole and zero location is provided. TABLE 7. Byte 2 of Transmit Gain Instruction Bit Number 0 dBm0 Test Level (Vrms) 76543210 at VFXI 00000000 No Output (Note 8) 00000001 0.087 00000010 0.088 -- -- 11111110 1.600 11111111 1.619 Note 8: Analog signal path is cut off, but DX remains active and will output codes representing idle noise. 8.0 RECEIVE GAIN INSTRUCTION BYTE 2 The receive gain can be programmed in 0.1 dB steps by writing to the Receive Gain Register as defined in Table 1 and Table 8. Note the following restrictions on output drive capability: a) 0 dBm0 levels 1.96 Vrms at VFRO may be driven into a load of 15 k to GND; receive gain set to 0 dB (Gain Register set to all ones) b) 0 dBm0 levels 1.85 Vrms at VFRO may be driven into a load of 600 to GND; receive gain set to -0.5 dB c) 0 dBm0 levels 1.71 Vrms at VFRO may be driven into a load of 300 to GND; receive gain set to -1.2 dB To calculate the binary code for byte 2 of this instruction for any desired output 0 dBm0 level in Vrms, take the nearest integer to the decimal number given by: 200 x log10 (V/0.1043) Figure 2 shows a simplified diagram of the local echo path for a typical application with a transformer interface. The magnitude and phase of the local echo signal, measured at VFXI, are a function of the termination impedance ZT, the line transformer and the impedance of the 2W loop, ZL. If the impedance reflected back into the transformer primary is expressed as ZL' then the echo path transfer function from VFRO to VFXI is: (1) H(w) = ZL'/(ZT + ZL') 9.1 PROGRAMMING THE FILTER On initial power-up, the Hybrid Balance filter is disabled. Before the hybrid balance filter can be programmed it is necessary to design the transformer and termination impedance in order to meet system 2W input return loss specifications, which are normally measured against a fixed test impedance (600 or 900 in most countries). Only then can the echo path be modeled and the hybrid balance filter programmed. Hybrid balancing is also measured against a fixed test impedance, specified by each national Telecom administration to provide adequate control of talker and listener echo over the majority of their network connections. This test impedance is ZL in Figure 2. The echo signal and the degree of transhybrid loss obtained by the programmable filter must be measured from the PCM digital input, DR0, to the PCM digital output, DX0, either by digital test signal analysis or by conversion back to analog by a PCM CODEC/Filter. and convert to the binary equivalent. Some examples are given in Table 8 and a complete tabulation is given in Appendix I of AN-614. TABLE 8. Byte 2 of Receive Gain Instruction Bit Number 0 dBm0 Test Level (Vrms) 76543210 at VFRO 00000000 No Output (Low Z to GND) 00000001 0.105 00000010 0.107 -- -- 11111110 1.941 11111111 1.964 9.0 HYBRID BALANCE FILTER The Hybrid Balance Filter on COMBO II is a programmable filter consisting of a second-order section, Hybal1, followed by a first-order section, Hybal2, and a programmable attenuwww.national.com 8 Programmable Functions (Continued) DS008635-5 FIGURE 2. Simplified Diagram of Hybrid Balance Circuit POWER SUPPLIES While the pins of the TP3070 COMBO II devices are well protected against electrical misuse, it is recommended that the standard CMOS practice of applying GND to the device before any other connections are made should always be followed. In applications where the printed circuit card may be plugged into a hot socket with power and clocks already present, extra long pins on the connector should be used for ground and VBB. In addition, a Schottky diode should be connected between VBB and ground. To minimize noise sources, all ground connections to each device should meet at a common point as close as possible to the device GND pin in order to prevent the interaction of ground return currents flowing through a common bus impedance. Power supply decoupling capacitors of 0.1 F should be connected from this common device ground point to VCC and VBB as close to the device pins as possible. VCC and VBB should also be decoupled with Low Effective Series Resistance Capacitors of at least 10 F located near the card edge connector. Further guidelines on PCB layout techniques are provided in Application Note AN-614, " COMBO IITM Programmable PCM CODEC/Filter Family Application Guide". Three registers must be programmed in COMBO II to fully configure the Hybrid Balance Filter as follows: Register 1: select/de-select Hybrid Balance Filter; invert/non-invert cancellation signal; select/de-select Hybal2 filter section; attenuator setting. Register 2: select/de-select Hybal1 filter; set Hybal1 to 2nd order or 1st order; pole and zero frequency selection. Register 3: program pole frequency in Hybal2 filter; program zero frequency in Hybal2 filter. Standard filter design techniques may be used to model the echo path (see Equation (1)) and design a matching hybrid balance filter configuration. Alternatively, the frequency response of the echo path can be measured and the hybrid balance filter designed to replicate it. A Hybrid Balance filter design guide and software optimization program are available under license from National Semiconductor Corporation; order TP3077SW. Applications Information Figure 3 shows a typical application of the TP3071 together with a typical monolithic SLIC. Four of the IL latches are configured as outputs to control the relay drivers on the SLIC, while IL4 is an input for the Supervision signal. 9 www.national.com Applications Information (Continued) DS008635-7 FIGURE 3. Typical Application with Monolithic SLIC www.national.com 10 Absolute Maximum Ratings (Note 9) Storage Temperature Range VBB to GND Current at VFR0 Current at any Digital Output Lead Temperature (Soldering, 10 sec.) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. VCC to GND Voltage at VFXI Voltage at any Digital Input 7V VCC + 0.5V to VBB - 0.5V VCC + 0.5V to GND - 0.5V -65C to + 150C -7V 100 mA 50 mA 300C Electrical Characteristics Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units DIGITAL INTERFACES VIL Input Low Voltage All Digital Inputs (DC Meas.) (Note 10) VIH Input High Voltage 2.0 VOL Output Low Voltage All Digital Inputs (DC Meas.) (Note 10) DX0, DX1, TSX0, TSX1 and CO, IL = 3.2 mA, All Other Digital Outputs, IL = 1 mA VOH Output High Voltage DX0, DX1 and CO, IL = -3.2 mA, All Other Digital Outputs (except TSX), IL = -1 mA All Digital Outputs, IL = -100 A 2.4 IIL Input Low Current Any Digital Input, GND < VIN < VIL IIH Input High Current IOZ 0.7 V V 0.4 V V VCC - 0.5 V -10 10 A Any Digital Input except MR, VIH < VIN < VCC -10 10 A MR Only -10 100 A -10 10 A -30 30 A Output Current in DX0, DX1, TSX0, TSX1, CO and CI/O (as an Output) High Impedance IL5-IL0 When Selected as Inputs State (TRI-STATE) GND < VOUT < VCC -40C to +85C (TP3070-X) ANALOG INTERFACES IVFXI Input Current, VFXI -3.3V < VFXI < 3.3V RVFXI Input Resistance -3.3V < VFXI < 3.3V Transmit Gain = 0 dB Transmit Gain = 25.4 dB VOSX Input Offset Voltage Applied at VFXI RLVFRO CLVFRO Load Resistance Load Capacitance -10.0 390 Receive Gain = 0 dB Receive Gain = -0.5 dB Receive Gain = -1.2 dB 10.0 620 A k 200 mV 10 mV 15k 600 300 RLVFRO 300 200 pF 3.0 200 mV 0.6 mA CLVFRO from VFRO to GND ROVFRO Output Resistance Steady Zero PCM Code Applied to 1.0 DR0 or DR1 VOSR Output Offset Alternating Zero PCM Code Applied to Voltage at VFRO DR0 or DR1, Maximum Receive Gain -200 POWER DISSIPATION ICC0 Power Down Current CCLK, CI/O, CI, CO, = 0.4V, CS = 2.4V Interface Latches Set as Outputs with No Load, 0.1 All Other Inputs Active, Power Amp Disabled IBB0 ICC1 Power Down Current As Above Power Up Current -40C to +85C (TP3070-X) CCLK, CI/O, CI, CO = 0.4V, CS = 2.4V -0.1 No Load on Power Amp 8.0 -0.3 mA -0.4 mA 11.0 mA 13.0 mA Interface Latches Set as Outputs with No Load -40C to +85C (TP3070-X) 11 www.national.com Electrical Characteristics (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units POWER DISSIPATION IBB1 Power Up Current As Above -8.0 -40C to +85C (TP3070-X) ICC2 Power Down Current Power Amp Enabled 2.0 -40C to +85C (TP3070-X) IBB2 Power Down Current Power Amp Enabled -2.0 -40C to +85C (TP3070-X) -11.0 mA -13.0 mA 3.0 mA 4.0 mA -3.0 mA -4.0 mA Note 9: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Note 10: See definitions and timing conventions section. Timing Specifications Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%; VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. All timing parameters are measured at VOH = 2.0V and VOL = 0.7V. See Definitions and Timing Conventions section for test methods information. Symbol Parameter Conditions Min Typ Max Units MASTER CLOCK TIMING fMCLK Frequency of MCLK Selection of Frequency is 512 kHz Programmable (See Table 5) 1536 kHz 1544 kHz 2048 kHz 4096 kHz tWMH Period of MCLK High Measured from VIH to VIH (Note 11) 80 tWML Period of MCLK Low Measured from VIL to VIL (Note 11) 80 tRM Rise Time of MCLK Measured from VIL to VIH tFM Fall Time of MCLK Measured from VIH to VIL tHBM HOLD Time, BCLK LOW TP3070 Only 50 ns Measured from VIL to VIL 1 MCLK Period May Vary from 64 kHz to 4096 kHz 64 ns ns 30 ns 30 ns to MCLK HIGH tWFL Period of FSX or FSR Low PCM INTERFACE TIMING fBCLK Frequency of BCLK 4096 kHz in 8 kHz Increments tWBH Period of BCLK High Measured from VIH to VIH 80 tWBL Period of BCLK Low Measured from VIL to VIL 80 tRB Rise Time of BCLK Measured from VIL to VIH tFB Fall Time of BCLK Measured from VIH to VIL tHBF Hold Time, BCLK Low ns ns 30 ns 30 ns 30 ns 30 ns to FSX/R High or Low tSFB Setup Time, FSX/R High to BCLK Low tDBD Delay Time, BCLK High Load = 100 pF Plus 2 LSTTL Loads 80 ns to Data Valid -40C to +85C (TP3070-X) 90 ns www.national.com 12 Timing Specifications (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%; VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. All timing parameters are measured at VOH = 2.0V and VOL = 0.7V. See Definitions and Timing Conventions section for test methods information. Symbol Parameter Conditions Min Typ Max Units 15 80 ns 15 100 ns 60 ns 60 ns 80 ns 90 ns PCM INTERFACE TIMING tDBZ Delay Time, BCLK Low to DX0/1 Disabled if FSX Low, FSX Low to DX0/1 disabled if 8th BCLK DX0/1 Disabled is measured at VOL or VOH according to Figure 4 or Figure 5 Low, or BCLK High to DX0/1 Disabled if FSX High tDBT Delay Time, BCLK High to TSX Low if FSX High, or FSX High to TSX Low if BCLK High (Non Delayed Mode); BCLK High to TSX Low (Delayed Data Mode) tZBT TRI-STATE Time, BCLK Low to TSX High if FSX Low, FSX Low to TSX High if 8th BCLK Low, or BCLK High to TSX High if FSX High tDFD -40C to +85C (TP3070-X) Load = 100 pF Plus 2 LSTTL Loads 15 Delay Time, FSX/R Load = 100 pF Plus 2 LSTTL Loads, High to Data Valid Applies if FSX/R Rises Later than BCLK Rising Edge in Non-Delayed Data Mode Only -40C to +85C (TP3070-X) tSDB Setup Time, DR0/1 30 ns Valid to BCLK Low tHBD Hold Time, BCLK Low to DR0/1 Invalid 15 ns -40C to +85C (TP3070-X) 15 ns SERIAL CONTROL PORT TIMING fCCLK Frequency of CCLK tWCH Period of CCLK High Measured from VIH to VIH 160 tWCL Period of CCLK Low Measured from VIL to VIL 160 tRC Rise Time of CCLK Measured from VIL to VIH tFC Fall Time of CCLK Measured from VIH to VIL tHCS Hold Time, CCLK Low CCLK1 10 ns CCLK 8 100 ns 60 ns 50 ns 50 ns 50 ns 2048 kHz ns ns 50 ns 50 ns to CS Low tHSC Hold Time, CCLK Low to CS High tSSC Setup Time, CS Transition to CCLK Low tSSCO Setup Time, CS Transition to CCLK High tSDC Setup Time, CI (CI/O) Data In to CCLK Low tHCD Hold Time, CCLK Low to CI/O Invalid tDCD Delay Time, CCLK High Load = 100 pF plus 2 LSTTL Loads 80 ns to CI/O Data Out Valid -40C to +85C (TP3070-X) 100 ns 13 www.national.com Timing Specifications (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%; VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. All timing parameters are measured at VOH = 2.0V and VOL = 0.7V. See Definitions and Timing Conventions section for test methods information. Symbol Parameter Conditions Min Typ Max Units 80 ns 100 ns 80 ns SERIAL CONTROL PORT TIMING tDSD Delay Time, CS Low Applies Only if Separate to CO (CI/O) Valid CS used for Byte 2 -40C to +85C (TP3070-X) tDDZ Delay Time, CS or 9th CCLK High to CO (CI/O) High Impedance Applies to Earlier of CS High or 9th CCLK High 15 Interface Latch Inputs Only 100 ns 50 ns INTERFACE LATCH TIMING tSLC Setup Time, IL to CCLK 8 of Byte 1 tHCL Hold Time, IL Valid from 8th CCLK Low (Byte 1) tDCL Delay Time CCLK 8 of Byte 2 to IL Interface Latch Outputs Only CL = 50 pF 200 ns MASTER RESET PIN tWMR Duration of 1 s Master Reset High Note 11: Applies only to MCLK Frequencies 1.536 MHz. At 512 kHz a 50:50 2% Duty Cycle must be used. Timing Diagrams DS008635-8 FIGURE 4. Non Delayed Data Timing Mode www.national.com 14 Timing Diagrams (Continued) DS008635-9 FIGURE 5. Delayed Data Timing Mode (Time Slot Zero Only) 15 www.national.com (Continued) FIGURE 6. Control Port Timing DS008635-10 Timing Diagrams www.national.com 16 Transmission Characteristics Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. f = 1015.625 Hz, VFXI = 0 dBm0, DR0 or DR1 = 0 dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units AMPLITUDE RESPONSE Absolute Levels The Maximum 0 dBm0 Levels are: VFXI 1.619 Vrms VFRO (15 k Load) 1.964 Vrms The Minimum 0 dBm0 Levels are: VFXI VFRO (Any Load 300) 87.0 mVrms 105.0 mVrms Overload Levels are 3.17 dBm0 (Law) and 3.14 dBm0 (A-Law) GXA Transmit Gain Absolute Accuracy Transmit Gain Programmed for Maximum 0 dBm0 Test Level. (All 1's in gain register) Measure Deviation of Digital Code from GXAG Transmit Gain Ideal 0 dBm0 PCM Code at DX0/1. TA = 25C TA = 25C, VCC = 5V, VBB = 5V Variation with Programmed Gain from 0 dB to 19 dB Programmed Gain (0 dBm0 Levels of 1.619 Vrms to 0.182 Vrms) -0.15 0.15 dB -0.1 0.1 dB -0.3 0.3 dB -26 dB -1.8 -0.1 dB -0.15 0.15 dB -0.7 0.0 dB -14 dB -32 dB Programmed Gain from 19.1 dB to 25.4 dB (0 dBm0 Levels of 0.180 Vrms to 0.087 Vrms) Note: 0.1 dB min/max is available as a selected part. GXAF Transmit Gain Relative to 1015.625 Hz, (Note 15) Variation with Minimum Gain < GX < Maximum Gain f = 60 Hz f = 200 Hz Frequency f = 300 Hz to 3000 Hz f = 3400 Hz f = 4000 Hz f 4600 Hz. Measure Response at Alias Frequency from 0 kHz to 4 kHz. GX = 0 dB, VFXI = 1.619 Vrms Relative to 1015.625 Hz f = 62.5 Hz f = 203.125 Hz f = 343.75 Hz f = 515.625 Hz f = 2140.625 Hz f = 3156.25 Hz f = 3406.250 Hz f = 3984.375 Hz Relative to 1062.5 Hz (Note 15) f = 5250 Hz, Measure 2750 Hz f = 11750 Hz, Measure 3750 Hz f = 49750 Hz, Measure 1750 Hz 17 -24.9 dB -1.7 -0.1 dB -0.15 0.15 dB -0.15 0.15 dB -0.15 0.15 dB -0.15 0.15 dB -0.74 0.0 dB -13.5 dB -32 dB -32 dB -32 dB www.national.com Transmission Characteristics (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. f = 1015.625 Hz, VFXI = 0 dBm0, DR0 or DR1 = 0 dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units -0.1 0.1 dB -0.15 0.15 dB -0.2 0.2 dB -0.4 0.4 dB -1.2 1.2 dB -0.15 0.15 dB -0.1 0.1 dB -0.3 0.3 dB -0.1 0.1 dB -0.15 0.15 dB -0.25 0.15 dB -0.15 0.15 dB -0.7 0.0 dB -14 dB AMPLITUDE RESPONSE GXAT Variation with Measured Relative to GXA, VCC = 5V, VBB = -5V, Temperature Minimum gain < GX < Maximum Gain Transmit Gain -40C to +85C (TP3070-X) GXAL Transmit Gain Variation with Signal Level GRA Sinusoidal Test Method. Reference Level = 0 dBm0. VFXI = -40 dBm0 to +3 dBm0 VFXI = -50 dBm0 to -40 dBm0 VFXI = -55 dBm0 to -50 dBm0 Receive Gain Receive Gain Programmed for Maximum Absolute Accuracy 0 dBm0 Test Level (All 1's in Gain Register). Apply 0 dBm0 PCM Code GRAG Receive Gain to DR0 or DR1. Measure VFRO. TA = 25C TA = 25C, VCC = 5V, VBB = -5V Variation with Programmed Gain from 0 dB to 19 dB Programmed Gain (0 dBm0 Levels of 1.964 Vrms to 0.220 Vrms) Programmed Gain from 19.1 dB to 25.4 dB (0 dBm0 Levels of 0.218 Vrms to 0.105 Vrms) Note: 0.1 dB min/max is available as a selected part. GRAT Receive Gain Variation with Temperature Measured Relative to GRA. VCC = 5V, VBB = -5V. Minimum Gain < GR < Maximum Gain -40C to +85C (TP3070-X) GRAF Receive Gain Variation with Frequency Relative to 1015.625 Hz, (Note 15) DR0 or DR1 = 0 dBm0 code. Minimum Gain < GR < Maximum Gain f = 200 Hz f = 300 Hz to 3000 Hz f = 3400 Hz f = 4000 Hz GR = 0 dB, DR0 = 0 dBm0 Code, GX = 0 dB (Note 15) www.national.com f = 296.875 Hz f = 1875.00 Hz f = 2906.25 Hz -0.15 0.15 dB -0.15 0.15 dB -0.15 0.15 dB f = 2984.375 Hz f = 3406.250 Hz f = 3984.375 Hz -0.15 0.15 dB -0.74 0.0 dB -13.5 dB 18 Transmission Characteristics (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. f = 1015.625 Hz, VFXI = 0 dBm0, DR0 or DR1 = 0 dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units -0.2 0.2 dB -0.4 0.4 dB -1.2 1.2 dB AMPLITUDE RESPONSE GRAL Receive Gain Variation with Signal Level Sinusoidal Test Method. Reference Level = 0 dBm0. DR0 = -40 dBm0 to +3 dBm0 DR0 = -50 dBm0 to -40 dBm0 DR0 = -55 dBm0 to - 50 dBm0 DR0 = 3.1 dBm0 RL = 600, GR = -0.5 dB RL = 300, GR = -1.2 dB -0.2 0.2 dB -0.2 0.2 dB ENVELOPE DELAY DISTORTION WITH FREQUENCY DXA Tx Delay, Absolute f = 1600 Hz DXR Tx Delay, Relative to DXA DRA Rx Delay, Absolute DRR Rx Delay, Relative to DRA 315 s f = 500-600 Hz f = 600-800 Hz f = 800-1000 Hz 220 s 145 s 75 s f = 1000-1600 Hz f = 1600-2600 Hz f = 2600-2800 Hz 40 s f = 2800-3000 Hz f = 1600 Hz 75 s 105 s 155 s 200 f = 500-1000 Hz f = 1000-1600 Hz f = 1600-2600 Hz -40 s s -30 s 90 s 125 s 175 s 12 15 dBrnC0 -74 -67 dBm0p 8 11 dBrnC0 -82 -79 dBm0p -53 dBm0 f = 2600-2800 Hz f = 2800-3000 Hz NOISE NXC NXP NRC NRP Transmit Noise, C Message (Note 12) Weighted, -law Selected All `1's in Gain Register Transmit Noise, P Message (Note 12) Weighted, A-law Selected All `1's in Gain Register Receive Noise, C Message PCM Code is Alternating Positive Weighted, -law Selected and Negative Zero Receive Noise, P Message PCM Code Equals Positive Zero Weighted, A-law Selected NRS PPSRX Noise, Single Frequency Positive Power Supply Rejection, Transmit NPSRX Negative Power Supply Rejection, Transmit f = 0 kHz to 100 kHz, Loop Around Measurement, VFXI = 0 Vrms VCC = 5.0 VDC + 100 mVrms f = 0 kHz-4 kHz (Note 13) f = 4 kHz-50 kHz VBB = -5.0 VDC + 100 mVrms f = 0 kHz-4 kHz (Note 13) f = 4 kHz-50 kHz 19 36 dBC 30 dBC 36 dBC 30 dBC www.national.com Transmission Characteristics (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. f = 1015.625 Hz, VFXI = 0 dBm0, DR0 or DR1 = 0 dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units NOISE PPSRR Positive Power Supply Rejection, Receive PCM Code Equals Positive Zero VCC = 5.0 VDC + 100 mVrms Measure VFRO f = 0 Hz-4000 Hz f = 4 kHz-25 kHz f = 25 kHz-50 kHz NPSRR Negative Power Supply Rejection, Receive f = 25 kHz-50 kHz Spurious Out-of-Band 0 dBm0, 300 Hz to 3400 Hz Input PCM Signals at the Channel Code Applied at DR0 (or DR1) Output dBC 40 dB 36 dB 36 dBC 40 dB 36 dB PCM Code Equals Positive Zero VBB = -5.0 VDC + 100 mVrms Measure VFRO f = 0 Hz-4000 Hz f = 4 kHz-25kHz SOS 36 4600 Hz-7600 Hz -30 dB 7600 Hz-8400 Hz -40 dB 8400 Hz-50,000 Hz -30 dB DISTORTION STDX Signal to Total Distortion STDR Transmit or Receive Half-Channel, -law Selected STDRL Signal to Total Distortion Receive with Resistive Load SFDX Sinusoidal Test Method Level = 3.0 dBm0 33 dBC = 0 dBm0 to - 30 dBm0 = -40 dBm0 36 dBC 30 dBC = -45 dBm0 25 dBC Sinusoidal Test Method Level = +3.1 dBm0 RL = 600, GR = -0.5 dB RL = 300, GR = -1.2 dB Single Frequency 33 dBC 33 dBC -46 dB -46 dB -41 dB Distortion, Transmit SFDR Single Frequency Distortion, Receive IMD Intermodulation Distortion Transmit or Receive Two Frequencies in the Range 300 Hz-3400 Hz www.national.com 20 Transmission Characteristics (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC = +5V 5%, VBB = -5V 5%; TA = 0C to +70C (-40C to +85C for TP3070-X) by correlation with 100% electrical testing at TA = 25C. f = 1015.625 Hz, VFXI = 0 dBm0, DR0 or DR1 = 0 dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at VCC = +5V, VBB = -5V, TA = 25C. Symbol Parameter Conditions Min Typ Max Units -90 -75 dB -90 -70 dB CROSSTALK CTX-R CTR-X Transmit to Receive Crosstalk, 0 dBm0 Transmit Level f = 300 Hz-3400 Hz Receive to Transmit Crosstalk, 0 dBm0 Receive Level f = 300 Hz-3400 Hz DR = Idle Code (Note 13) Note 12: Measured by grounded input at VFXI. Note 13: PPSRX, NPSRX, and CTR-X are measured with a -50 dBm0 activation signal applied to VFXI. Note 14: A signal is Valid if it is above VIHor below VIL and Invalid if it is between VIL and VIH. For the purposes of this specification the following conditions apply: a) All input signals are defined as: VIL = 0.4V, VIH = 2.7V, tR < 10 ns, tF < 10 ns. b) tR is measured from VIL to VIH. tF is measured from VIH to VIL. c) Delay Times are measured from the input signal Valid to the output signal Valid. d) Setup Times are measured from the data input Valid to the clock input Invalid. e) Hold Times are measured from the clock signal Valid to the data input Invalid. f) Pulse widths are measured from VIL to VIL or from VIH to VIH. Note 15: A multi-tone test technique is used. 21 www.national.com Definitions and Timing Conventions DEFINITIONS VIH VIL VOH VIH is the D.C. input level above which an input level is guaranteed to appear as a logical one. This parameter is to be measured by performing a functional test at reduced clock speeds and nominal timing, (i.e., not minimum setup and hold times or output strobes), with the high level of all driving signals set to VIH and maximum supply voltages applied to the device. Pulse Width Low Setup Time VIL is the D.C. input level below which an input level is guaranteed to appear as a logical zero to the device. This parameter is measured in the same manner as VIH but with all driving signal low levels set to VIL and minimum supply voltages applied to the device. Hold Time VOH is the minimum D.C. output level to which an output placed in a logical one state will converge when loaded at the maximum specified load current. Delay Time VOL VOL is the maximum D.C. output level to which an output placed in a logical zero state will converge when loaded at the maximum specified load current. Threshold Region The threshold region is the range of input voltages between VIL and VIH. Valid Signal A signal is Valid if it is in one of the valid logic states. (i.e., above VIH or below VIL). In timing specifications, a signal is deemed valid at the instant it enters a valid state. Invalid signal A signal is invalid if it is not in a valid logic state, i.e., when it is in the threshold region between VIL and VIH. In timing specifications, a signal is deemed Invalid at the instant it enters the threshold region. TIMING CONVENTIONS For the purposes of this timing specification the following conventions apply. Input Signals Period Rise Time Fall Time All input signals may be characterized as: VL = 0.4V, VH = 2.4V, tR < 10 ns, tF < 10 ns. The period of the clock signal is designated as tPxx where xx represents the mnemonic of the clock signal being specified. Rise times are designated as tRyy, where yy represents a mnemonic of the signal whose rise time is being specified. tRyy is measured from VIL to VIH. Fall times are designated as tFyy, where yy represents a mnemonic of the signal whose fall time is being specified. tFyy is measured from VIH to VIL. Pulse Width High The high pulse width width is designated as tWzzH, where zz represents the mnemonic of the input or output signal whose pulse width is being specified. High www.national.com 22 pulse widths are measured from VIH to VIH. The low pulse width is designated as tWzzL, where zz represents the mnemonic of the input or output signal whose pulse width is being specified. Low pulse widths are measured from VIL to VIL. Setup times are designated as tSwwxx, where ww represents the mnemonic of the input signal whose setup time is being specified relative to a clock or strobe input represented by mnemonic xx. Setup times are measured from the ww Valid to xx Invalid. Hold times are designated as THwwxx, where ww represents the mnemonic of the input signal whose hold time is being specified relative to a clock or strobe input represented by the mnemonic xx. Hold times are measured from xx Valid to ww Invalid. Delay times are designated as TDxxyy[ IHIL], where xx represents the mnemonic of the input reference signal and yy represents the mnemonic of the output signal whose timing is being specified relative to xx. The mnemonic may optionally be terminated by an H or L to specify the high going or low going transition of the output signal. Maximum delay times are measured from xx Valid to yy Valid. Minimum delay times are measured from xx Valid to yy Invalid. This parameter is tested under the load conditions specified in the Conditions column of the Timing Specifications section of this datasheet. 23 Physical Dimensions inches (millimeters) unless otherwise noted Ceramic Dual-In-Line Package (J) Order Number TP3071J NS Package Number J20A Ceramic Dual-In-Line Package (J) Order Number TP3070J NS Package Number J28A www.national.com 24 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Molded Dual-In-Line Package (N) Order Number TP3071N NS Package Number N20A 25 www.national.com TP3070, TP3071, TP3070-X COMBO II Programmable PCM CODEC/Filter Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Plastic Leaded Chip Carrier (V) Order Number TP3070V or TP3070V-X NS Package Number V28A LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component is any component of a life support 1. Life support devices or systems are devices or sysdevice or system whose failure to perform can be reatems which, (a) are intended for surgical implant into sonably expected to cause the failure of the life support the body, or (b) support or sustain life, and whose faildevice or system, or to affect its safety or effectiveness. ure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Francais Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.