XAUI PHY Analog Parameters..................................................................................................................7-6
XAUI PHY Analog Parameters for Arria II GX, Cyclone IV GX, HardCopy IV and Stratix IV
Devices.....................................................................................................................................................7-6
Advanced Options Parameters.................................................................................................................. 7-8
XAUI PHY Configurations........................................................................................................................ 7-9
XAUI PHY Ports........................................................................................................................................7-10
XAUI PHY Data Interfaces...................................................................................................................... 7-11
SDR XGMII TX Interface.............................................................................................................7-12
SDR XGMII RX Interface.............................................................................................................7-13
Transceiver Serial Data Interface.................................................................................................7-13
XAUI PHY Clocks, Reset, and Powerdown Interfaces.........................................................................7-13
XAUI PHY PMA Channel Controller Interface....................................................................................7-15
XAUI PHY Optional PMA Control and Status Interface....................................................................7-16
XAUI PHY Register Interface and Register Descriptions....................................................................7-18
XAUI PHY Dynamic Reconfiguration for Arria II GX, Cyclone IV GX, HardCopy IV GX, and
Stratix IV GX.........................................................................................................................................7-25
XAUI PHY Dynamic Reconfiguration for Arria V, Arria V GZ, Cyclone V and Stratix V
Devices...................................................................................................................................................7-25
Logical Lane Assignment Restriction..........................................................................................7-26
XAUI PHY Dynamic Reconfiguration Interface Signals......................................................... 7-26
SDC Timing Constraints.......................................................................................................................... 7-27
Simulation Files and Example Testbench...............................................................................................7-27
Interlaken PHY IP Core......................................................................................8-1
Interlaken PHY Device Family Support...................................................................................................8-2
Parameterizing the Interlaken PHY..........................................................................................................8-3
Interlaken PHY General Parameters.........................................................................................................8-3
Interlaken PHY Optional Port Parameters.............................................................................................. 8-5
Interlaken PHY Analog Parameters..........................................................................................................8-5
Interlaken PHY Interfaces.......................................................................................................................... 8-6
Interlaken PHY Avalon-ST TX Interface................................................................................................. 8-7
Interlaken PHY Avalon-ST RX Interface...............................................................................................8-10
Interlaken PHY TX and RX Serial Interface..........................................................................................8-14
Interlaken PHY PLL Interface..................................................................................................................8-14
Interlaken Optional Clocks for Deskew..................................................................................................8-15
Interlaken PHY Register Interface and Register Descriptions............................................................ 8-16
Why Transceiver Dynamic Reconfiguration.........................................................................................8-20
Dynamic Transceiver Reconfiguration Interface..................................................................................8-20
Interlaken PHY TimeQuest Timing Constraints..................................................................................8-21
Interlaken PHY Simulation Files and Example Testbench..................................................................8-21
PHY IP Core for PCI Express (PIPE) .................................................................9-1
PHY for PCIe (PIPE) Device Family Support..........................................................................................9-3
PHY for PCIe (PIPE) Resource Utilization..............................................................................................9-3
Parameterizing the PHY IP Core for PCI Express (PIPE).....................................................................9-3
PHY for PCIe (PIPE) General Options Parameters................................................................................9-4
PHY for PCIe (PIPE) Interfaces.................................................................................................................9-6
Altera Transceiver PHY IP Core User Guide TOC-5
Altera Corporation