Super Sequencer and Monitor ADM1068 FEATURES APPLICATIONS Central office systems Servers/routers Multivoltage system line cards DSP/FPGA supply sequencing In-circuit testing of margined supplies For more information about the ADM1068 register map, refer to the AN-721 Application Note at www.analog.com. REFOUT REFGND VREF SDA SCL A1 A0 SMBus INTERFACE ADM1068 EEPROM VX1 VX2 VX3 VX4 DUALFUNCTION INPUTS CONFIGURABLE OUTPUT DRIVERS (LOGIC INPUTS OR SFDs) (HV CAPABLE OF DRIVING GATES OF N-FET) PDO1 PDO2 PDO3 PDO4 PDO5 PDO6 SEQUENCING ENGINE VP1 VP2 VP3 CONFIGURABLE OUTPUT DRIVERS PROGRAMMABLE RESET GENERATORS (LV CAPABLE OF DRIVING LOGIC SIGNALS) (SFDs) PDO7 PDO8 VH AGND VDDCAP PDOGND VDD ARBITRATOR VCCP GND 04734-001 Complete supervisory and sequencing solution for up to 8 supplies 8 supply fault detectors enable supervision of supplies to <0.5% accuracy at all voltages at 25C <1.0% accuracy across all voltages and temperatures 4 selectable input attenuators allow supervision of supplies to 14.4 V on VH 6 V on VP1 to VP3 (VPx) 4 dual-function inputs, VX1 to VX4 (VXx) High impedance input to supply fault detector with thresholds between 0.573 V and 1.375 V General-purpose logic input 8 programmable driver outputs, PDO1 to PDO8 (PDOx) Open-collector with external pull-up Push/pull output, driven to VDDCAP or VPx Open collector with weak pull-up to VDDCAP or VPx Internally charge-pumped high drive for use with external N-FET (PDO1 to PDO6 only) Sequencing engine (SE) implements state machine control of PDO outputs State changes conditional on input events Enables complex control of boards Power-up and power-down sequence control Fault event handling Interrupt generation on warnings Watchdog function can be integrated in SE Program software control of sequencing through SMBus Device powered by the highest of VPx, VH for improved redundancy User EEPROM: 256 bytes Industry-standard 2-wire bus interface (SMBus) Guaranteed PDO low with VH, VPx = 1.2 V Available in 32-lead 7 mm x 7 mm LQFP FUNCTIONAL BLOCK DIAGRAM Figure 1. GENERAL DESCRIPTION The ADM1068 Super Sequencer(R) is a configurable supervisory/ sequencing device that offers a single-chip solution for supply monitoring and sequencing in multiple supply systems. The device also provides up to eight programmable inputs for monitoring undervoltage faults, overvoltage faults, or out-ofwindow faults on up to eight supplies. In addition, eight programmable outputs can be used as logic enables. Six of these programmable outputs can also provide up to a 12 V output for driving the gate of an N-FET that can be placed in the path of a supply. The logical core of the device is a sequencing engine. This statemachine-based construction provides up to 63 different states. This design enables very flexible sequencing of the outputs, based on the condition of the inputs. The ADM1068 is controlled via configuration data that can be programmed into an EEPROM. The whole configuration can be programmed using an intuitive GUI-based software package provided by Analog Devices, Inc. Rev. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 (c)2005-2011 Analog Devices, Inc. All rights reserved. ADM1068 TABLE OF CONTENTS Features .............................................................................................. 1 Supply Sequencing Through Configurable Output Drivers. 13 Applications....................................................................................... 1 Default Output Configuration.................................................. 13 Functional Block Diagram .............................................................. 1 Sequencing Engine ......................................................................... 14 General Description ......................................................................... 1 Overview ..................................................................................... 14 Revision History ............................................................................... 2 Warnings...................................................................................... 14 Detailed Block Diagram .................................................................. 3 SMBus Jump (Unconditional Jump)........................................ 14 Specifications..................................................................................... 4 Sequencing Engine Application Example ............................... 15 Absolute Maximum Ratings............................................................ 6 Fault and Status Reporting........................................................ 16 Thermal Resistance ...................................................................... 6 Applications Diagram .................................................................... 17 ESD Caution.................................................................................. 6 Communicating with the ADM1068........................................... 18 Pin Configuration and Function Descriptions............................. 7 Configuration Download at Power-Up................................... 18 Typical Performance Characteristics ............................................. 8 Updating the Configuration ..................................................... 18 Powering the ADM1068 ................................................................ 10 Updating the Sequencing Engine............................................. 19 Inputs................................................................................................ 11 Internal Registers........................................................................ 19 Supply Supervision..................................................................... 11 EEPROM ..................................................................................... 19 Programming the Supply Fault Detectors............................... 11 Serial Bus Interface..................................................................... 19 Input Comparator Hysteresis.................................................... 11 SMBus Protocols for RAM and EEPROM.............................. 21 Input Glitch Filtering ................................................................. 12 Write Operations ........................................................................ 21 Supply Supervision with VXx Inputs....................................... 12 Read Operations......................................................................... 23 VXx Pins as Digital Inputs ........................................................ 12 Outline Dimensions ....................................................................... 24 Outputs ............................................................................................ 13 Ordering Guide .......................................................................... 24 REVISION HISTORY 6/11--Rev. B to Rev. C Changes to Serial Bus Timing Parameter in Table 1.................... 4 Changes to Ordering Guide .......................................................... 24 5/08--Rev. A to Rev. B Changes to Table 1............................................................................ 4 Changes to Powering the ADM1068 Section ............................. 10 Changes to Default Output Configuration Section ................... 13 Changes to Sequence Detector Section ....................................... 16 Changes to Table 9.......................................................................... 19 Changes to Figure 35 and Error Correction Section ................. 23 Changes to Ordering Guide .......................................................... 24 7/06--Rev. 0 to Rev. A Changes to Features ..........................................................................1 Changes to Table 1.............................................................................4 Changes to Table 2.............................................................................6 Changes to Table 3.............................................................................7 Inserted Table 4; Renumbered Sequentially ..................................7 Changes to Programming the Supply Fault Detectors Section ..... 11 Changes to Outputs Section.......................................................... 14 Changes to Fault Reporting Section ............................................ 19 Changes to Figure 23...................................................................... 20 Inserted Table 9, Renumbered Sequentially ............................... 23 Change to Ordering Guide............................................................ 28 1/05--Revision 0: Initial Version Rev. C | Page 2 of 24 ADM1068 DETAILED BLOCK DIAGRAM REFOUT REFGND SDA SCL A1 A0 SMBus INTERFACE VREF ADM1068 DEVICE CONTROLLER GPI SIGNAL CONDITIONING OSC EEPROM CONFIGURABLE OUTPUT DRIVER (HV) SFD VX1 PDO1 PDO2 PDO3 PDO4 VX2 PDO5 GPI SIGNAL CONDITIONING VX3 VX4 VP1 SFD SEQUENCING ENGINE CONFIGURABLE OUTPUT DRIVER (HV) PDO6 SELECTABLE ATTENUATOR SFD CONFIGURABLE OUTPUT DRIVER (LV) PDO7 SELECTABLE ATTENUATOR SFD CONFIGURABLE OUTPUT DRIVER (LV) PDO8 VP2 VP3 AGND VDDCAP PDOGND REG 5.25V CHARGE PUMP VDD ARBITRATOR GND VCCP Figure 2. Detailed Block Diagram Rev. C | Page 3 of 24 04734-002 VH ADM1068 SPECIFICATIONS VH = 3.0 V to 14.4 V 1 , VPx = 3.0 V to 6.0 V1, TA = -40C to +85C, unless otherwise noted. Table 1. Parameter POWER SUPPLY ARBITRATION VH, VPx VPx VH VDDCAP CVDDCAP POWER SUPPLY Supply Current, IVH, IVPx Additional Currents All PDO FET Drivers On Min Typ Max Unit Test Conditions/Comments 4.75 6.0 14.4 5.4 V V V V F Minimum supply required on one of the VH, VPx pins Maximum VDDCAP = 5.1 V typical VDDCAP = 4.75 V Regulated LDO output Minimum recommended decoupling capacitance 4.2 6 mA VDDCAP = 4.75 V, PDO1 to PDO8 off mA 3.0 2.7 10 1 10 mA VDDCAP = 4.75 V, PDO1 to PDO6 loaded with 1 A each, PDO7 to PDO8 off Maximum additional load that can be drawn from all PDO pull-ups to VDDCAP 1 ms duration only, VDDCAP = 3 V 52 0.05 k % Midrange and high range Current Available from VDDCAP EEPROM Erase Current SUPPLY FAULT DETECTORS VH Pin Input Impedance Input Attenuator Error Detection Ranges High Range Midrange VPx Pins Input Impedance Input Attenuator Error Detection Ranges Midrange Low Range Ultralow Range VXx Pins Input Impedance Detection Ranges Ultralow Range Absolute Accuracy Threshold Resolution Digital Glitch Filter REFERENCE OUTPUT Reference Output Voltage Load Regulation Minimum Load Capacitance PSRR PROGRAMMABLE DRIVER OUTPUTS High Voltage (Charge Pump) Mode (PDO1 to PDO6) Output Impedance VOH IOUTAVG 2 6 2.5 14.4 6 52 0.05 2.5 1.25 0.573 6 3 1.375 1 1.375 1 8 0 100 2.048 -0.25 0.25 2.053 1 60 11 10.5 V V k % Low range and midrange V V V No input attenuation error M 0.573 2.043 mA 500 12.5 12 20 14 13.5 V % Bits s s Minimum programmable filter length Maximum programmable filter length V mV mV F dB No load Sourcing current Sinking current Capacitor required for decoupling, stability DC k V V A IOH = 0 A IOH = 1 A 2 V < VOH < 7 V Rev. C | Page 4 of 24 No input attenuation error VREF error + DAC nonlinearity + comparator offset error ADM1068 Parameter Standard (Digital Output) Mode (PDO1 to PDO8) VOH Min Typ Max Unit Test Conditions/Comments 0.50 20 60 29 2 V V V V mA mA k mA 10 110 A kHz VPU (pull-up to VDDCAP or VPx) = 2.7 V, IOH = 0.5 mA VPU to VPx = 6.0 V, IOH = 0 mA VPU 2.7 V, IOH = 0.5 mA IOL = 20 mA Maximum sink current per PDO pin Maximum total sink for all PDO pins Internal pull-up Current load on any VPx pull-ups, that is, total source current available through any number of PDO pull-up switches configured onto any one VPx pin VPDO = 14.4 V All on-chip time delays derived from this clock 2.4 4.5 VOL IOL 2 ISINK2 RPULL-UP ISOURCE (VPx)2 Three-State Output Leakage Current Oscillator Frequency DIGITAL INPUTS (VXx, A0, A1) Input High Voltage, VIH Input Low Voltage, VIL Input High Current, IIH Input Low Current, IIL Input Capacitance Programmable Pull-Down Current, IPULL-DOWN SERIAL BUS DIGITAL INPUTS (SDA, SCL) Input High Voltage, VIH Input Low Voltage, VIL Output Low Voltage, VOL2 SERIAL BUS TIMING 3 Clock Frequency, fSCLK Bus Free Time, tBUF Start Setup Time, tSU;STA Stop Setup Time, tSU;STO Start Hold Time, tHD;STA SCL Low Time, tLOW SCL High Time, tHIGH SCL, SDA Rise Time, tr SCL, SDA Fall Time, tf Data Setup Time, tSU;DAT Data Hold Time, tHD;DAT Input Low Current, IIL SEQUENCING ENGINE TIMING State Change Time 1 2 3 VPU - 0.3 0 16 20 90 100 2.0 0.8 -1 1 5 20 2.0 0.8 0.4 400 1.3 0.6 0.6 0.6 1.3 0.6 300 300 100 5 1 10 V V A A pF A Maximum VIN = 5.5 V Maximum VIN = 5.5 V VIN = 5.5 V VIN = 0 V VDDCAP = 4.75 V, TA = 25C, if known logic state is required V V V IOUT = -3.0 mA kHz s s s s s s ns ns ns ns A VIN = 0 V s At least one of the VH, VPx pins must be 3.0 V to maintain the device supply on VDDCAP. Specification is not production tested but is supported by characterization data at initial product release. Timing specifications are guaranteed by design and supported by characterization data. Rev. C | Page 5 of 24 ADM1068 ABSOLUTE MAXIMUM RATINGS Table 2. Parameter Voltage on VH Pin Voltage on VPx Pins Voltage on VXx Pins Voltage on A0, A1 Pins Voltage on REFOUT Pin Voltage on VDDCAP, VCCP Pins Voltage on PDOx Pins Voltage on SDA, SCL Pins Voltage on GND, AGND, PDOGND, REFGND Pins Input Current at Any Pin Package Input Current Maximum Junction Temperature (TJ max) Storage Temperature Range Lead Temperature, Soldering Vapor Phase, 60 sec ESD Rating, All Pins Rating 16 V 7V -0.3 V to +6.5 V -0.3 V to +7 V 5V 6.5 V 16 V 7V -0.3 V to +0.3 V THERMAL RESISTANCE JA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Table 3. Thermal Resistance Package Type 32-Lead LQFP ESD CAUTION 5 mA 20 mA 150C -65C to +150C 215C 2000 V Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Rev. C | Page 6 of 24 JA 54 Unit C/W ADM1068 A0 VCCP PDOGND GND VDDCAP SDA SCL A1 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS 25 32 24 1 PIN 1 INDICATOR ADM1068 TOP VIEW (Not to Scale) 8 17 16 NC NC NC NC = NO CONNECT AGND REFGND NC REFOUT NC 9 PDO1 PDO2 PDO3 PDO4 PDO5 PDO6 PDO7 PDO8 04734-003 VX1 VX2 VX3 VX4 VP1 VP2 VP3 VH Figure 3. Pin Configuration Table 4. Pin Function Descriptions Pin No. 11, 13 to 16 1 to 4 5 to 7 Mnemonic NC VX1 to VX4 (VXx) VP1 to VP3 (VPx) 8 VH 9 10 12 AGND 1 REFGND1 REFOUT 17 to 24 25 26 PDO8 to PDO1 PDOGND1 VCCP 27 28 29 30 31 A0 A1 SCL SDA VDDCAP 32 GND1 1 Description No Connection. High Impedance Inputs to Supply Fault Detectors. Fault thresholds can be set from 0.573 V to 1.375 V. Alternatively, these pins can be used as general-purpose digital inputs. Low Voltage Inputs to Supply Fault Detectors. Three input ranges can be set by altering the input attenuation on a potential divider connected to these pins, the output of which connects to a supply fault detector. These pins allow thresholds from 2.5 V to 6.0 V, from 1.25 V to 3.00 V, and from 0.573 V to 1.375 V. High Voltage Input to Supply Fault Detectors. Three input ranges can be set by altering the input attenuation on a potential divider connected to this pin, the output of which connects to a supply fault detector. This pin allows thresholds from 6.0 V to 14.4 V and from 2.5 V to 6.0 V. Ground Return for Input Attenuators. Ground Return for On-Chip Reference Circuits. Reference Output, 2.048 V. Note that the capacitor must be connected between this pin and REFGND. A 10 F capacitor is recommended for this purpose. Programmable Output Drivers. Ground Return for Output Drivers. Central Charge-Pump Voltage of 5.25 V. A reservoir capacitor must be connected between this pin and GND. A 10 F capacitor is recommended for this purpose. Logic Input. This pin sets the seventh bit of the SMBus interface address. Logic Input. This pin sets the sixth bit of the SMBus interface address. SMBus Clock Pin. Bidirectional open drain requires external resistive pull-up. SMBus Data Pin. Bidirectional open drain requires external resistive pull-up. Device Supply Voltage. Linearly regulated from the highest of the VPx, VH pins to a typical of 4.75 V. Note that the capacitor must be connected between this pin and GND. A 10 F capacitor is recommended for this purpose. Supply Ground. In a typical application, all ground pins are connected together. Rev. C | Page 7 of 24 ADM1068 TYPICAL PERFORMANCE CHARACTERISTICS 180 6 160 5 140 120 IVP1 (A) VVDDCAP (V) 4 3 100 80 60 2 40 1 0 1 2 3 4 5 0 6 04734-053 04734-050 0 20 0 1 2 3 VVP1 (V) 4 5 6 VVP1 (V) Figure 4. VVDDCAP vs. VVP1 Figure 7. IVP1 vs. VVP1 (VP1 Not as Supply) 6 5.0 4.5 5 4.0 3.5 3.0 IVH (mA) 3 2 2.0 1.5 1.0 04734-051 1 0 2.5 0 2 4 6 8 10 12 14 04734-054 VVDDCAP (V) 4 0.5 0 16 0 2 4 6 VVH (V) 8 10 12 14 16 VVH (V) Figure 5. VVDDCAP vs. VVH Figure 8. IVH vs. VVH (VH as Supply) 350 5.0 4.5 300 4.0 250 IVH (A) 3.0 2.5 2.0 1.5 200 150 100 1.0 0 1 2 3 4 5 0 6 VVP1 (V) 04734-055 0.5 0 50 04734-052 IVP1 (mA) 3.5 0 1 2 3 4 VVH (V) Figure 6. IVP1 vs. VVP1 (VP1 as Supply) Figure 9. IVH vs. VVH (VH Not as Supply) Rev. C | Page 8 of 24 5 6 ADM1068 14 4.5 4.0 3.5 10 VP1 = 5V 3.0 8 VPDO1 (V) 6 2.5 VP1 = 3V 2.0 1.5 4 1.0 0 0.5 04734-056 2 0 2.5 5.0 7.5 10.0 12.5 0 15.0 04734-058 CHARGE-PUMPED V PDO1 (V) 12 0 10 20 ILOAD (A) 30 40 60 50 ILOAD (A) Figure 10. Charge-Pumped VPDO1 (FET Drive Mode) vs. ILOAD Figure 12. VPDO1 (Weak Pull-Up to VPx) vs. ILOAD 5.0 2.058 4.5 4.0 2.053 REFOUT (V) 3.0 VP1 = 5V 2.5 VP1 = 3V 2.0 VP1 = 3.0V 2.048 VP1 = 4.75V 1.5 2.043 0.5 0 0 1 2 3 4 5 2.038 -40 6 ILOAD (mA) 04734-061 1.0 04734-057 VPDO1 (V) 3.5 -20 0 20 40 60 TEMPERATURE (C) Figure 13. REFOUT vs. Temperature Figure 11. VPDO1 (Strong Pull-Up to VPx) vs. ILOAD Rev. C | Page 9 of 24 80 100 ADM1068 POWERING THE ADM1068 An external capacitor to GND is required to decouple the on-chip supply from noise. This capacitor should be connected to the VDDCAP pin, as shown in Figure 14. The capacitor has another use during brownouts (momentary loss of power). Under these conditions, when the input supply (VPx or VH) dips transiently below VDD, the synchronous rectifier switch immediately turns off so that it does not pull VDD down. The VDD capacitor can then act as a reservoir to keep the device active until the next highest supply takes over the powering of the device. A 10 F capacitor is recommended for this reservoir/decoupling function. When two or more supplies are within 100 mV of each other, the supply that first takes control of VDD keeps control. For example, if VP1 is connected to a 3.3 V supply, VDD powers up to approximately 3.1 V through VP1. If VP2 is then connected to another 3.3 V supply, VP1 still powers the device, unless VP2 goes 100 mV higher than VP1. VDDCAP VP1 IN OUT 4.75V LDO EN VP2 IN OUT 4.75V LDO EN VP3 IN OUT 4.75V LDO EN VH The VH input pin can accommodate supplies up to 14.4 V, which allows the ADM1068 to be powered using a 12 V backplane supply. In cases where this 12 V supply is hot swapped, it is recommended that the ADM1068 not be connected directly to the supply. Suitable precautions, such as the use of a hot swap controller, should be taken to protect the device from transients that could cause damage during hot swap events. Rev. C | Page 10 of 24 IN OUT 4.75V LDO INTERNAL DEVICE SUPPLY EN SUPPLY COMPARATOR 04734-022 The ADM1068 is powered from the highest voltage input on either the positive-only supply inputs (VPx) or the high voltage supply input (VH). This technique offers improved redundancy because the device is not dependent on any particular voltage rail to keep it operational. The same pins are used for supply fault detection (see the Supply Supervision section). A VDD arbitrator on the device chooses which supply to use. The arbitrator can be considered an OR'ing of four low dropout regulators (LDOs) together. A supply comparator chooses the highest input to provide the on-chip supply. There is minimal switching loss with this architecture (~0.2 V), resulting in the ability to power the ADM1068 from a supply as low as 3.0 V. Note that the supply on the VXx pins cannot be used to power the device. Figure 14. VDD Arbitrator Operation ADM1068 INPUTS The threshold value required is given by SUPPLY SUPERVISION The ADM1068 has eight programmable inputs. Four of these are dedicated supply fault detectors (SFDs). These dedicated inputs are called VH and VPx (VP1 to VP3) by default. The other four inputs are labeled VXx (VX1 to VX4) and have dual functionality. They can be used either as SFDs, with functionality similar to the VH and VPx, or as CMOS-/TTL-compatible logic inputs to the device. Therefore, the ADM1068 can have up to eight analog inputs, a minimum of four analog inputs and four digital inputs, or a combination thereof. If an input is used as an analog input, it cannot be used as a digital input. Therefore, a configuration requiring eight analog inputs has no available digital inputs. Table 6 shows the details of each input. PROGRAMMING THE SUPPLY FAULT DETECTORS The ADM1068 can have up to eight SFDs on its eight input channels. These highly programmable reset generators enable the supervision of up to eight supply voltages. The supplies can be as low as 0.573 V and as high as 14.4 V. The inputs can be configured to detect an undervoltage fault (the input voltage drops below a preprogrammed value), an overvoltage fault (the input voltage rises above a preprogrammed value), or an out-of-window fault (the input voltage is outside a preprogrammed range). The thresholds can be programmed to an 8-bit resolution in registers provided in the ADM1068. This translates to a voltage resolution that is dependent on the range selected. VT = (VR x N)/255 + VB where: VT is the desired threshold voltage (undervoltage or overvoltage). VR is the voltage range. N is the decimal value of the 8-bit code. VB is the bottom of the range. Reversing the equation, the code for a desired threshold is given by N = 255 x (VT - VB)/VR For example, if the user wants to set a 5 V overvoltage threshold on VP1, the code to be programmed in the PS1OVTH register (as discussed in the AN-721 Application Note at www.analog.com) is given by N = 255 x (5 - 2.5)/3.5 Therefore, N = 182 (1011 0110 or 0xB6). INPUT COMPARATOR HYSTERESIS The UV and OV comparators shown in Figure 15 are always monitoring VPx. To avoid chatter (multiple transitions when the input is very close to the set threshold level), these comparators have digitally programmable hysteresis. The hysteresis can be programmed up to the values shown in Table 6. RANGE SELECT ULTRA LOW The resolution is given by VREF Step Size = Threshold Range/255 Therefore, if the high range is selected on VH, the step size can be calculated as follows: MID VB (V) 0.573 1.25 2.5 6.0 VR (V) 0.802 1.75 3.5 8.4 - GLITCH FILTER FAULT OUTPUT - UV FAULT TYPE COMPARATOR SELECT 04734-023 Table 5 lists the upper and lower limits of each available range, the bottom of each range (VB), and the range itself (VR). Table 5. Voltage Range Limits OV COMPARATOR + LOW (14.4 V - 6.0 V)/255 = 32.9 mV Voltage Range (V) 0.573 to 1.375 1.25 to 3.00 2.5 to 6.0 6.0 to 14.4 + VPx Figure 15. Supply Fault Detector Block The hysteresis is added after a supply voltage goes out of tolerance. Therefore, the user can program the amount above the undervoltage threshold to which the input must rise before an undervoltage fault is deasserted. Similarly, the user can program the amount below the overvoltage threshold to which an input must fall before an overvoltage fault is deasserted. Table 6. Input Functions, Thresholds, and Ranges Input VH Function High Voltage Analog Input VPx Positive Analog Input VXx High-Z Analog Input Digital Input Voltage Range (V) 2.5 to 6.0 6.0 to 14.4 0.573 to 1.375 1.25 to 3.00 2.5 to 6.0 0.573 to 1.375 0 to 5.0 Maximum Hysteresis 425 mV 1.02 V 97.5 mV 212 mV 425 mV 97.5 mV N/A Rev. C | Page 11 of 24 Voltage Resolution (mV) 13.7 32.9 3.14 6.8 13.7 3.14 N/A Glitch Filter (s) 0 to 100 0 to 100 0 to 100 0 to 100 0 to 100 0 to 100 0 to 100 ADM1068 The hysteresis value is given by VHYST = VR x NTHRESH/255 where: VHYST is the desired hysteresis voltage. NTHRESH is the decimal value of the 5-bit hysteresis code. Note that NTHRESH has a maximum value of 31. The maximum hysteresis for the ranges is listed in Table 6. INPUT GLITCH FILTERING The final stage of the SFDs is a glitch filter. This block provides time-domain filtering on the output of the SFD comparators, which allows the user to remove any spurious transitions such as supply bounce at turn-on. The glitch filter function is in addition to the digitally programmable hysteresis of the SFD comparators. The glitch filter timeout is programmable up to 100 s. For example, when the glitch filter timeout is 100 s, any pulse appearing on the input of the glitch filter block that is less than 100 s in duration is prevented from appearing on the output of the glitch filter block. Any input pulse that is longer than 100 s appears on the output of the glitch filter block. The output is delayed with respect to the input by 100 s. The filtering process is shown in Figure 16. INPUT PULSE LONGER THAN GLITCH FILTER TIMEOUT PROGRAMMED TIMEOUT PROGRAMMED TIMEOUT INPUT tGF t0 tGF OUTPUT t0 tGF OUTPUT t0 tGF VXx PINS AS DIGITAL INPUTS As discussed in the Supply Supervision with VXX Inputs section, the VXx input pins on the ADM1068 have dual functionality. The second function is as a digital logic input to the device. Therefore, the ADM1068 can be configured for up to four digital inputs. These inputs are TTL-/CMOS-compatible. Standard logic signals can be applied to the pins: RESET from reset generators, PWRGD signals, fault flags, manual resets, and more. These signals are available as inputs to the SE and, therefore, can be used to control the status of the PDOs. The inputs can be configured to detect either a change in level or an edge. When configured for level detection, the output of the digital block is a buffered version of the input. When configured for edge detection, a pulse of programmable width is output from the digital block, once the logic transition is detected. The width is programmable from 0 s to 100 s. 04734-024 t0 INPUT The secondary SFDs are fixed to the same input range as the primary SFDs. They are used to indicate warning levels rather than failure levels. This allows faults and warnings to be generated on a single supply using only one pin. For example, if VP1 is set to output a fault when a 3.3 V supply drops to 3.0 V, VX1 can be set to output a warning at 3.1 V. Warning outputs are available for readback from the status registers. They are also OR'ed together and fed into the SE, allowing warnings to generate interrupts on the PDOs. Therefore, in this example, if the supply drops to 3.1 V, a warning is generated, and remedial action can be taken before the supply drops out of tolerance. Figure 16. Input Glitch Filter Function SUPPLY SUPERVISION WITH VXx INPUTS The VXx inputs have two functions. They can be used as either supply fault detectors or as digital logic inputs. When selected as analog (SFD) inputs, the VXx pins have functionality that is very similar to the VH and VPx pins. The primary difference is that the VXx pins have only one input range: 0.573 V to 1.375 V. Therefore, these inputs can directly supervise only the very low supplies. However, the input impedance of the VXx pins is high, allowing an external resistor divide network to be connected to the pin. Thus, potentially any supply can be divided down into the input range of the VXx pin and supervised. This enables the ADM1068 to monitor other supplies, such as +24 V, +48 V, and -5 V. The digital blocks feature the same glitch filter function that is available on the SFDs. This function enables the user to ignore spurious transitions on the inputs. For example, the filter can be used to debounce a manual reset switch. When configured as digital inputs, each VXx pin has a weak (10 A) pull-down current source available for placing the input into a known condition, even if left floating. The current source, if selected, weakly pulls the input to GND. VXx (DIGITAL INPUT) Rev. C | Page 12 of 24 + DETECTOR GLITCH FILTER TO SEQUENCING ENGINE - VREF = 1.4V Figure 17. VXx Digital Input Function 04734-027 INPUT PULSE SHORTER THAN GLITCH FILTER TIMEOUT An additional supply supervision function is available when the VXx pins are selected as digital inputs. In this case, the analog function is available as a second detector on each of the dedicated analog inputs, VPx and VH. The analog function of VX1 is mapped to VP1, VX2 is mapped to VP2, and so on. VX4 is mapped to VH. In this case, these SFDs can be viewed as secondary or warning SFDs. ADM1068 OUTPUTS The data driving each of the PDOs can come from one of three sources. The source can be enabled in the PDOxCFG configuration register (see the AN-721 Application Note for details). SUPPLY SEQUENCING THROUGH CONFIGURABLE OUTPUT DRIVERS Supply sequencing is achieved with the ADM1068 using the programmable driver outputs (PDOs) on the device as control signals for supplies. The output drivers can be used as logic enables or as FET drivers. The data sources are as follows: * * The sequence in which the PDOs are asserted (and, therefore, the supplies are turned on) is controlled by the sequencing engine (SE). The SE determines what action is taken with the PDOs, based on the condition of the ADM1068 inputs. Therefore, the PDOs can be set up to assert when the SFDs are in tolerance, the correct input signals are received on the VXx digital pins, no warnings are received from any of the inputs of the device, and at other times. The PDOs can be used for a variety of functions. The primary function is to provide enable signals for LDOs or dc-to-dc converters that generate supplies locally on a board. The PDOs can also be used to provide a PWRGD signal, when all the SFDs are in tolerance, or a RESET output if one of the SFDs goes out of specification (this can be used as a status signal for a DSP, FPGA, or other microcontroller). * DEFAULT OUTPUT CONFIGURATION All of the internal registers in an unprogrammed ADM1068 device from the factory are set to 0. Because of this, the PDOx pins are pulled to GND by a weak (20 k) on-chip pull-down resistor. As the input supply to the ADM1068 ramps up on VPx or VH, all PDOx pins behave as follows: * * The PDOs can be programmed to pull up to a number of different options. The outputs can be programmed as follows: * The internal pull-down can be overdriven with an external pullup of suitable value tied from the PDOx pin to the required pull-up voltage. The 20 k resistor must be accounted for in calculating a suitable value. For example, if PDOx must be pulled up to 3.3 V, and 5 V is available as an external supply, the pull-up resistor value is given by The last option (available only on PDO1 to PDO6) allows the user to directly drive a voltage high enough to fully enhance an external N-FET, which is used to isolate, for example, a card-side voltage from a backplane supply (a PDO can sustain greater than 10.5 V into a 1 A load). The pull-down switches can also be used to drive status LEDs directly. 3.3 V = 5 V x 20 k/(RUP + 20 k) Therefore, RUP = (100 k - 66 k)/3.3 V = 10 k VFET (PDO1 TO PDO6 ONLY) VDD VP4 10 10 20k VP1 SEL 20k CFG4 CFG5 CFG6 10 SE DATA PDO SMBus DATA 20k CLK DATA Figure 18. Programmable Driver Output Rev. C | Page 13 of 24 04734-028 * * * * * * Open drain (allowing the user to connect an external pullup resistor). Open drain with weak pull-up to VDD. Open drain with strong pull-up to VDD. Open drain with weak pull-up to VPx. Open drain with strong pull-up to VPx. Strong pull-down to GND. Internally charge-pumped high drive (12 V, PDO1 to PDO6 only). Input supply = 0 V to 1.2 V. PDOs high impedance. Input supply = 1.2 V to 2.7 V. PDOs pulled to GND by a weak (20 k) on-chip pull-down resistor. Supply > 2.7 V. Factory programmed devices continue to pull all PDOs to GND by a weak (20 k) on-chip pull-down resistor. Programmed devices download current EEPROM configuration data, and the programmed setup is latched. The PDO then goes to the state demanded by the configuration, providing a known condition for the PDOs during power-up. 20k * Output from the SE. Directly from the SMBus. A PDO can be configured so the SMBus has direct control over it. This enables software control of the PDOs. Therefore, a microcontroller can be used to initiate a software power-up/power-down sequence. On-chip clock. A 100 kHz clock is generated on the device. This clock can be made available on any of the PDOs. It can be used, for example, to clock an external device such as an LED. ADM1068 SEQUENCING ENGINE OVERVIEW The SE state machine comprises 63 state cells. Each state has the following attributes: * Monitors signals indicating the status of the eight input pins, VP1 to VP3, VH, and VX1 to VX4. * Can be entered from any other state. * Three exit routes move the state machine onto a next state: sequence detection, fault monitoring, and timeout. * Delay timers for the sequence and timeout blocks can be programmed independently, and changed with each state change. The range of timeouts is from 0 ms to 400 ms. * Output condition of the eight PDO pins is defined and fixed within a state. * Transition from one state to the next is made in less than 20 s, which is the time needed to download a state definition from EEPROM to the SE. MONITOR FAULT STATE TIMEOUT SEQUENCE 04734-029 The ADM1068 sequencing engine (SE) provides the user with powerful and flexible control of sequencing. The SE implements a state machine control of the PDO outputs with state changes conditional on input events. SE programs can enable complex control of boards such as power-up and power-down sequence control, fault event handling, and interrupt generation on warnings, among others. A watchdog function that verifies the continued operation of a processor clock can be integrated into the SE program. The SE can also be controlled via the SMBus, giving software or firmware control of the board sequencing. Figure 19. State Cell The ADM1068 offers up to 63 state definitions. The signals monitored to indicate the status of the input pins are the outputs of the SFDs. WARNINGS The SE also monitors warnings. These warnings can be generated when the ADC readings violate their limit register value or when the secondary voltage monitors on VPx and VH are triggered. The warnings are OR'ed together and are available as a single warning input to each of the three blocks that enable exiting a state. SMBus JUMP (UNCONDITIONAL JUMP) The SE can be forced to advance to the next state unconditionally. This enables the user to force the SE to advance. Examples of the use of this feature include moving to a margining state or debugging a sequence. The SMBus jump or go-to command can be seen as another input to sequence and timeout blocks to provide an exit from each state. Table 7. Sample Sequence State Entries State IDLE1 IDLE2 EN3V3 Sequence If VX1 is low, go to State IDLE2. If VP1 is okay, go to State EN3V3. If VP2 is okay, go to State EN2V5. DIS3V3 EN2V5 If VX1 is high, go to State IDLE1. If VP3 is okay, go to State PWRGD. DIS2V5 FSEL1 FSEL2 PWRGD If VX1 is high, go to State IDLE1. If VP3 is not okay, go to State DIS2V5. If VP2 is not okay, go to State DIS3V3. If VX1 is high, go to State DIS2V5. Timeout Monitor If VP2 is not okay after 10 ms, go to State DIS3V3. If VP1 is not okay, go to State IDLE1. If VP3 is not okay after 20 ms, go to State DIS2V5. If VP1 or VP2 is not okay, go to State FSEL2. If VP1 or VP2 is not okay, go to State FSEL2. If VP1 is not okay, go to State IDLE1. If VP1, VP2, or VP3 is not okay, go to State FSEL1. Rev. C | Page 14 of 24 ADM1068 SEQUENCING ENGINE APPLICATION EXAMPLE The application in this section demonstrates the operation of the SE. Figure 21 shows how the simple building block of a single SE state can be used to build a power-up sequence for a threesupply system. Table 8 lists the PDO outputs for each state in the same SE implementation. In this system, a good 5 V supply on VP1 and the VX1 pin held low are the triggers required to start a power-up sequence. The sequence next turns on the 3.3 V supply, then the 2.5 V supply (assuming successful turn-on of the 3.3 V supply). When all three supplies have turned on correctly, the PWRGD state is entered, where the SE remains until a fault occurs on one of the three supplies or until it is instructed to go through a power-down sequence by VX1 going high. If a timer delay is specified, the input to the sequence detector must remain in the defined state for the duration of the timer delay. If the input changes state during the delay, the timer is reset. The sequence detector can also help to identify monitoring faults. In the sample application shown in Figure 21, the FSEL1 and FSEL2 states first identify which of the VP1, VP2, or VP3 pins has faulted, and then they take appropriate action. SEQUENCE STATES IDLE1 VX1 = 0 Faults are dealt with throughout the power-up sequence on a case-by-case basis. The following three sections (the Sequence Detector section, the Monitoring Fault Detector section, and the Timeout Detector section) describe the individual blocks and use the sample application shown in Figure 21 to demonstrate the actions of the state machine. IDLE2 The sequence detector block is used to detect when a step in a sequence has been completed. It looks for one of the SE inputs to change state, and is most often used as the gate for successful progress through a power-up or power-down sequence. A timer block that is included in this detector can insert delays into a power-up or power-down sequence, if required. Timer delays can be set from 10 s to 400 ms. Figure 20 is a block diagram of the sequence detector. VX4 SUPPLY FAULT DETECTION TIMEOUT STATES EN3V3 10ms VP1 = 0 Sequence Detector VP1 VP1 = 1 MONITOR FAULT STATES VP2 = 1 EN2V5 DIS3V3 20ms (VP1 + VP2) = 0 VX1 = 1 VP3 = 1 PWRGD DIS2V5 VP2 = 0 (VP1 + VP2 + VP3) = 0 VX1 = 1 (VP1 + VP2) = 0 SEQUENCE DETECTOR FSEL1 VX1 = 1 VP3 = 0 FSEL2 LOGIC INPUT CHANGE OR FAULT DETECTION VP1 = 0 TIMER VP2 = 0 04734-030 WARNINGS INVERT FORCE FLOW (UNCONDITIONAL JUMP) 04734-032 Figure 21. Sample Application Flow Diagram SELECT Figure 20. Sequence Detector Block Diagram Table 8. PDO Outputs for Each State PDO Outputs PDO1 = 3V3ON PDO2 = 2V5ON PDO3 = FAULT IDLE1 0 0 0 IDLE2 0 0 0 EN3V3 1 0 0 EN2V5 1 1 0 DIS3V3 0 1 1 Rev. C | Page 15 of 24 DIS2V5 1 0 1 PWRGD 1 1 0 FSEL1 1 1 1 FSEL2 1 1 1 ADM1068 Monitoring Fault Detector Timeout Detector The monitoring fault detector block is used to detect a failure on an input. The logical function implementing this is a wide OR gate that can detect when an input deviates from its expected condition. The clearest demonstration of the use of this block is in the PWRGD state, where the monitor block indicates that a failure on one or more of the VP1, VP2, or VP3 inputs has occurred. The timeout detector allows the user to trap a failure to ensure proper progress through a power-up or power-down sequence. No programmable delay is available in this block because the triggering of a fault condition is likely to be caused by a supply falling out of tolerance. In this situation, the device needs to react as quickly as possible. Some latency occurs when moving out of this state, however, because it takes a finite amount of time (~20 s) for the state configuration to download from the EEPROM into the SE. Figure 22 is a block diagram of the monitoring fault detector. 1-BIT FAULT DETECTOR FAULT SUPPLY FAULT DETECTION FAULT AND STATUS REPORTING MASK SENSE The ADM1068 has a fault latch for recording faults. Two registers, FSTAT1 and FSTAT2, are set aside for this purpose. A single bit is assigned to each input of the device, and a fault on that input sets the relevant bit. The contents of the fault register can be read out over the SMBus to determine which input(s) faulted. The fault register can be enabled or disabled in each state. To latch data from one state, ensure that the fault latch is disabled in the following state. This ensures that only real faults are captured and not, for example, undervoltage conditions that may be present during a power-up or power-down sequence. 1-BIT FAULT DETECTOR FAULT LOGIC INPUT CHANGE OR FAULT DETECTION MASK SENSE 1-BIT FAULT DETECTOR FAULT WARNINGS MASK Figure 22. Monitoring Fault Detector Block Diagram 04734-033 VX4 This supply rail is connected to the VP2 pin, and the sequence detector looks for the VP2 pin to go above its undervoltage threshold, which is set in the supply fault detector (SFD) attached to that pin. The power-up sequence progresses when this change is detected. If, however, the supply fails (perhaps due to a short circuit overloading this supply), the timeout block traps the problem. In this example, if the 3.3 V supply fails within 10 ms, the SE moves to the DIS3V3 state and turns off this supply by bringing PDO1 low. It also indicates that a fault has occurred by taking PDO3 high. Timeout delays of 100 s to 400 ms can be programmed. MONITORING FAULT DETECTOR VP1 In the sample application shown in Figure 21, the timeout nextstate transition is from the EN3V3 and EN2V5 states. For the EN3V3 state, the signal 3V3ON is asserted on the PDO1 output pin upon entry to this state to turn on a 3.3 V supply. The ADM1068 also has a number of status registers. These include more detailed information, such as whether an undervoltage or overvoltage fault is present on a particular input. The status registers also include information on ADC limit faults. Note that the data in the status registers is not latched in any way and, therefore, is subject to change at any time. See the AN-721 Application Note at www.analog.com for full details about the ADM1068 registers. Rev. C | Page 16 of 24 ADM1068 APPLICATIONS DIAGRAM 12V IN 12V OUT 5V IN 5V OUT 3V IN 3V OUT IN DC-TO-DC1 VH 1.25V OUT 1.2V OUT 0.9V OUT OUT 3.3V OUT PDO1 PDO2 VP1 VP2 VP3 IN DC-TO-DC2 PDO3 PDO4 PDO5 VX1 VX2 VX3 PDO6 PDO7 RESET EN OUT 1.25V OUT PWRGD SIGNAL VALID IN DC-TO-DC3 VX4 PDO8 EN OUT 1.25V OUT 3.3V OUT VCCP VDDCAP REFOUT GND IN LDO 10F 10F 10F EN Figure 23. Applications Diagram Rev. C | Page 17 of 24 OUT 0.9V OUT 04734-068 5V OUT 3V OUT 3.3V OUT EN ADM1068 ADM1068 COMMUNICATING WITH THE ADM1068 CONFIGURATION DOWNLOAD AT POWER-UP The configuration of the ADM1068 (undervoltage/overvoltage thresholds, glitch filter timeouts, PDO configurations, and so on) is dictated by the contents of the RAM. The RAM comprises digital latches that are local to each of the functions on the device. The latches are double-buffered and have two identical latches, Latch A and Latch B. Therefore, when an update to a function occurs, the contents of Latch A are updated first, and then the contents of Latch B are updated with identical data. The advantages of this architecture are explained in detail in the Updating the Configuration section. The two latches are volatile memory and lose their contents at power-down. Therefore, the configuration in the RAM must be restored at power-up by downloading the contents of the EEPROM (nonvolatile memory) to the local latches. This download occurs in steps, as follows: 1. 2. 3. 4. 5. 6. With no power applied to the device, the PDOs are all high impedance. When 1.2 V appears on any of the inputs connected to the VDD arbitrator (VH or VPx), the PDOs are all weakly pulled to GND with a 20 k resistor. When the supply rises above the undervoltage lockout of the device (UVLO is 2.5 V), the EEPROM starts to download to the RAM. The EEPROM downloads its contents to all Latch As. When the contents of the EEPROM are completely downloaded to the Latch As, the device controller signals all Latch As to download to all Latch Bs simultaneously, completing the configuration download. At 0.5 ms after the configuration download completes, the first state definition is downloaded from EEPROM into the SE. Note that any attempt to communicate with the device prior to the completion of the download causes the ADM1068 to issue a no acknowledge (NACK). UPDATING THE CONFIGURATION After power-up, with all the configuration settings loaded from the EEPROM into the RAM registers, the user may need to alter the configuration of functions on the ADM1068, such as changing the undervoltage or overvoltage limit of an SFD, changing the fault output of an SFD, or adjusting the rise time delay of one of the PDOs. The ADM1068 provides several options that allow the user to update the configuration over the SMBus interface. The following three options are controlled in the UPDCFG register. Option 1 Update the configuration in real time. The user writes to the RAM across the SMBus, and the configuration is updated immediately. Option 2 Update the Latch As without updating the Latch Bs. With this method, the configuration of the ADM1068 remains unchanged and continues to operate in the original setup until the instruction is given to update the Latch Bs. Option 3 Change the EEPROM register contents without changing the RAM contents, and then download the revised EEPROM contents to the RAM registers. With this method, the configuration of the ADM1068 remains unchanged and continues to operate in the original setup until the instruction is given to update the RAM. The instruction to download from the EEPROM in Option 3 is also a useful way to restore the original EEPROM contents if revisions to the configuration are unsatisfactory. For example, if the user needs to alter an overvoltage threshold, the RAM register can be updated, as described in Option 1. However, if the user is not satisfied with the change and wants to revert to the original programmed value, the device controller can issue a command to download the EEPROM contents to the RAM again, as described in Option 3, restoring the ADM1068 to its original configuration. The topology of the ADM1068 makes this type of operation possible. The local, volatile registers (RAM) are all doublebuffered latches. Setting Bit 0 of the UPDCFG register to 1 leaves the double-buffered latches open at all times. If Bit 0 is set to 0 when a RAM write occurs across the SMBus, only the first side of the double-buffered latch is written to. The user must then write a 1 to Bit 1 of the UPDCFG register. This generates a pulse to update all the second latches at once. EEPROM writes occur in a similar way. The final bit in this register can enable or disable EEPROM page erasure. If this bit is set high, the contents of an EEPROM page can all be set to 1. If this bit is set low, the contents of a page cannot be erased, even if the command code for page erasure is programmed across the SMBus. The bit map for the UPDCFG register is shown in the AN-721 Application Note at www.analog.com. A flow diagram for download at power-up and subsequent configuration updates is shown in Figure 24. Rev. C | Page 18 of 24 ADM1068 SMBus E E P R O M L D DEVICE CONTROLLER R A M L D D A T A U P D LATCH A LATCH B EEPROM FUNCTION (OV THRESHOLD ON VP1) 04734-035 POWER-UP (VCC > 2.5V) Figure 24. Configuration Update Flow Diagram UPDATING THE SEQUENCING ENGINE Sequencing engine (SE) functions are not updated in the same way as regular configuration latches. The SE has its own dedicated 512-byte EEPROM for storing state definitions, providing 63 individual states, each with a 64-bit word (one state is reserved). At power-up, the first state is loaded from the SE EEPROM into the engine itself. When the conditions of this state are met, the next state is loaded from the EEPROM into the engine, and so on. The loading of each new state takes approximately 10 s. To alter a state, the required changes must be made directly to the EEPROM. RAM for each state does not exist. The relevant alterations must be made to the 64-bit word, which is then uploaded directly to the EEPROM. INTERNAL REGISTERS The ADM1068 contains a large number of data registers. The principal registers are the address pointer register and the configuration registers. Address Pointer Register The address pointer register contains the address that selects one of the other internal registers. When writing to the ADM1068, the first byte of data is always a register address that is written to the address pointer register. Configuration Registers The configuration registers provide control and configuration for various operating parameters of the ADM1068. EEPROM The ADM1068 has two 512-byte cells of nonvolatile, electrically erasable, programmable, read-only memory (EEPROM), from Register Address 0xF800 to Register Address 0xFBFF. The EEPROM is used for permanent storage of data that is not lost when the ADM1068 is powered down. One EEPROM cell contains the configuration data of the device; the other contains the state definitions for the SE. Although referred to as read-only memory, the EEPROM can be written to, as well as read from, using the serial bus in exactly the same way as the other registers. The major differences between the EEPROM and other registers are as follows: * * * An EEPROM location must be blank before it can be written to. If it contains data, the data must first be erased. Writing to the EEPROM is slower than writing to the RAM. Writing to the EEPROM should be restricted because it has a limited write/cycle life of typically 10,000 write operations due to the usual EEPROM wear-out mechanisms. The first EEPROM is split into 16 (0 to 15) pages of 32 bytes each. Page 0 to Page 6, starting at Address 0xF800, hold the configuration data for the applications on the ADM1068 (such as the SFDs and PDOs). These EEPROM addresses are the same as the RAM register addresses, prefixed by F8. Page 7 is reserved. Page 8 to Page 15 are for customer use. Data can be downloaded from the EEPROM to the RAM in one of the following ways: * * At power-up, when Page 0 to Page 6 are downloaded. By setting Bit 0 of the UDOWNLD register (0xD8), which performs a user download of Page 0 to Page 6. SERIAL BUS INTERFACE The ADM1068 is controlled via the serial system management bus (SMBus) and is connected to this bus as a slave device under the control of a master device. It takes approximately 1 ms after power-up for the ADM1068 to download from its EEPROM. Therefore, access to the ADM1068 is restricted until the download is complete. Identifying the ADM1068 on the SMBus The ADM1068 has a 7-bit serial bus slave address (see Table 9). The device is powered up with a default serial bus address. The five MSBs of the address are set to 10001; the two LSBs are determined by the logical states of Pin A1 and Pin A0. This allows the connection of four ADM1068s to one SMBus. Table 9. Serial Bus Slave Address A1 Pin Low Low High High 1 A0 Pin Low High Low High Hex Address 0x88 0x8A 0x8C 0x8E 7-Bit Address 1000100x1 1000101x1 1000110x1 1000111x1 x = Read/Write bit. The address is shown only as the first 7 MSBs. Rev. C | Page 19 of 24 ADM1068 The device also has several identification registers (read-only) that can be read across the SMBus. Table 10 lists these registers with their values and functions. All other devices on the bus remain idle while the selected device waits for data to be read from or written to it. If the R/W bit is a 0, the master writes to the slave device. If the R/W bit is a 1, the master reads from the slave device. Table 10. Identification Register Values and Functions Address 0xF4 0xF5 0xF6 0xF7 Value 0x41 0x02 0x00 0x00 Step 2 Function Manufacturer ID for Analog Devices Silicon revision Software brand Software brand Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an acknowledge bit from the slave device. Data transitions on the data line must occur during the low period of the clock signal and remain stable during the high period because a low-to-high transition when the clock is high could be interpreted as a stop signal. If the operation is a write operation, the first data byte after the slave address is a command byte. This command byte tells the slave device what to expect next. It may be an instruction telling the slave device to expect a block write, or it may be a register address that tells the slave where subsequent data is to be written. Because data can flow in only one direction, as defined by the R/W bit, sending a command to a slave device during a read operation is not possible. Before a read operation, it may be necessary to perform a write operation to tell the slave what sort of read operation to expect and the address from which data is to be read. General SMBus Timing Figure 25, Figure 26, and Figure 27 are timing diagrams for general read and write operations using the SMBus. The SMBus specification defines specific conditions for different types of read and write operations, which are discussed in the Write Operations and Read Operations sections. The general SMBus protocol operates as follows: Step 1 The master initiates data transfer by establishing a start condition, defined as a high-to-low transition on the serial data line SDA, while the serial clock line SCL remains high. This indicates that a data stream follows. All slave peripherals connected to the serial bus respond to the start condition and shift in the next eight bits, consisting of a 7-bit slave address (MSB first) plus an R/W bit. This bit determines the direction of the data transfer, that is, whether data is written to or read from the slave device (0 = write, 1 = read). Step 3 When all data bytes have been read or written, stop conditions are established. In write mode, the master pulls the data line high during the 10th clock pulse to assert a stop condition. In read mode, the master device releases the SDA line during the low period before the ninth clock pulse, but the slave device does not pull it low. This is known as a no acknowledge. The master then takes the data line low during the low period before the 10th clock pulse and then high during the 10th clock pulse to assert a stop condition. The peripheral whose address corresponds to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the acknowledge bit, and by holding it low during the high period of this clock pulse. 1 9 1 9 SCL 1 SDA 0 0 0 1 A1 A0 D7 R/W D6 D5 SDA (CONTINUED) D3 D2 D1 FRAME 2 COMMAND CODE 1 D7 9 D6 D5 D4 D3 D0 ACK. BY SLAVE FRAME 1 SLAVE ADDRESS SCL (CONTINUED) D4 ACK. BY SLAVE START BY MASTER D2 FRAME 3 DATA BYTE D1 D0 1 D7 ACK. BY SLAVE 9 D6 D5 D4 D2 FRAME N DATA BYTE Figure 25. General SMBus Write Timing Diagram Rev. C | Page 20 of 24 D3 D1 D0 ACK. BY SLAVE STOP BY MASTER 04734-036 Name MANID REVID MARK1 MARK2 ADM1068 1 9 1 9 SCL 0 0 0 1 A1 A0 R/W D7 D6 D5 D4 D3 D2 D1 ACK. BY SLAVE START BY MASTER 1 SCL (CONTINUED) SDA (CONTINUED) D7 FRAME 1 SLAVE ADDRESS D6 D5 D4 D3 9 D2 D1 D0 1 D7 FRAME 2 DATA BYTE D6 D5 9 D4 ACK. BY MASTER FRAME 3 DATA BYTE D0 ACK. BY MASTER D3 D2 D1 D0 NO ACK. FRAME N DATA BYTE STOP BY MASTER 04734-037 1 SDA Figure 26. General SMBus Read Timing Diagram tR tF t HD; STA t LO W SCL t HI G H t HD; STA t HD; DAT t SU; STA t SU; STO t SU; DAT t BUF P S S P 04734-038 SDA Figure 27. Serial Bus Timing Diagram SMBus PROTOCOLS FOR RAM AND EEPROM The ADM1068 uses the following SMBus write protocols. The ADM1068 contains volatile registers (RAM) and nonvolatile registers (EEPROM). User RAM occupies Address 0x00 to Address 0xDF; the EEPROM occupies Address 0xF800 to Address 0xFBFF. Send Byte Page erasure is enabled by setting Bit 2 in the UPDCFG register (Address 0x90) to 1. If this bit is not set, page erasure cannot occur, even if the command byte (0xFE) is programmed across the SMBus. WRITE OPERATIONS 1. 2. 3. 4. 5. 6. In the ADM1068, the send byte protocol is used for two purposes: * The SMBus specification defines several protocols for different types of read and write operations. The following abbreviations are used in Figure 28 to Figure 36: * * * * * * The master device asserts a start condition on SDA. The master sends the 7-bit slave address followed by the write bit (low). The addressed slave device asserts an acknowledge (ACK) on SDA. The master sends a command code. The slave asserts ACK on SDA. The master asserts a stop condition on SDA and the transaction ends. To write a register address to the RAM for a subsequent single byte read from the same address, or for a block read or a block write starting at that address, as shown in Figure 28. 1 S S = Start P = Stop R = Read W = Write A = Acknowledge A = No acknowledge 2 SLAVE ADDRESS W 3 4 5 6 A RAM ADDRESS (0x00 TO 0xDF) A P 04734-039 Data can be written to and read from both the RAM and the EEPROM as single data bytes. Data can be written only to unprogrammed EEPROM locations. To write new data to a programmed location, the location contents must first be erased. EEPROM erasure cannot be done at the byte level. The EEPROM is arranged as 32 pages of 32 bytes each, and an entire page must be erased. In a send byte operation, the master device sends a single command byte to a slave device, as follows: Figure 28. Setting a RAM Address for Subsequent Read * Rev. C | Page 21 of 24 To erase a page of EEPROM memory. EEPROM memory can be written to only if it is unprogrammed. Before writing to one or more EEPROM memory locations that are already programmed, the page(s) containing those locations must first be erased. EEPROM memory is erased by writing a command byte. ADM1068 W 4 5 6 A COMMAND BYTE (0xFE) A P 1. 2. The master device asserts a start condition on SDA. The master sends the 7-bit slave address followed by the write bit (low). 3. The addressed slave device asserts ACK on SDA. 4. The master sends a command code. 5. The slave asserts ACK on SDA. 6. The master sends a data byte. 7. The slave asserts ACK on SDA. 8. The master sends a data byte or asserts a stop condition. 9. The slave asserts ACK on SDA. 10. The master asserts a stop condition on SDA to end the transaction. In the ADM1068, the write byte/word protocol is used for three purposes: To write a single byte of data to the RAM. In this case, the command byte is RAM Address 0x00 to RAM Address 0xDF, and the only data byte is the actual data, as shown in Figure 30. 4 5 6 7 8 04734-041 3 RAM SLAVE W A S ADDRESS ADDRESS A DATA A P (0x00 TO 0xDF) 3 4 5 6 7 8 9 10 EEPROM EEPROM ADDRESS ADDRESS A A DATA A P S SLAVE W A LOW BYTE ADDRESS HIGH BYTE (0x00 TO 0xFF) (0xF8 TO 0xFB) Block Write In a block write operation, the master device writes a block of data to a slave device. The start address for a block write must have been set previously. In the ADM1068, a send byte operation sets a RAM address, and a write byte/word operation sets an EEPROM address, as follows: 1. 2. The master device asserts a start condition on SDA. The master sends the 7-bit slave address followed by the write bit (low). 3. The addressed slave device asserts ACK on SDA. 4. The master sends a command code that tells the slave device to expect a block write. The ADM1068 command code for a block write is 0xFC (1111 1100). 5. The slave asserts ACK on SDA. 6. The master sends a data byte that tells the slave device how many data bytes are being sent. The SMBus specification allows a maximum of 32 data bytes in a block write. 7. The slave asserts ACK on SDA. 8. The master sends N data bytes. 9. The slave asserts ACK on SDA after each data byte. 10. The master asserts a stop condition on SDA to end the transaction. 1 2 3 4 5 6 7 8 9 10 SLAVE COMMAND 0xFC BYTE DATA DATA DATA S ADDRESS W A (BLOCK WRITE) A COUNT A A A A P 1 2 N Figure 30. Single Byte Write to the RAM * 2 Figure 32. Single Byte Write to the EEPROM In a write byte/word operation, the master device sends a command byte and one or two data bytes to the slave device, as follows: 2 7 8 To write a single byte of data to the EEPROM. In this case, the command byte is the high byte of EEPROM Address 0xF8 to EEPROM Address 0xFB. The first data byte is the low byte of the EEPROM address, and the second data byte is the actual data, as shown in Figure 32. 1 Write Byte/Word 1 6 Because a page consists of 32 bytes, only the three MSBs of the address low byte are important for page erasure. The lower five bits of the EEPROM address low byte specify the addresses within a page and are ignored during an erase operation. As soon as the ADM1068 receives the command byte, page erasure begins. The master device can send a stop command as soon as it sends the command byte. Page erasure takes approximately 20 ms. If the ADM1068 is accessed before erasure is complete, it responds with a no acknowledge (NACK). * 5 Figure 31. Setting an EEPROM Address * Figure 29. EEPROM Page Erasure 4 EEPROM EEPROM ADDRESS ADDRESS A A P S SLAVE W A LOW BYTE ADDRESS HIGH BYTE (0x00 TO 0xFF) (0xF8 TO 0xFB) To set up a 2-byte EEPROM address for a subsequent read, write, block read, block write, or page erase. In this case, the command byte is the high byte of EEPROM Address 0xF8 to EEPROM Address 0xFB. The only data byte is the low byte of the EEPROM address, as shown in Figure 31. 04734-044 SLAVE ADDRESS 3 3 04734-043 S 2 04734-040 1 2 04734-042 1 The master sends a command code telling the slave device to erase the page. The ADM1068 command code for a page erasure is 0xFE (1111 1110). Note that for a page erasure to take place, the page address must be given in the previous write word transaction (see the Write Byte/Word section). In addition, Bit 2 in the UPDCFG register (Address 0x90) must be set to 1. Figure 33. Block Write to the EEPROM or RAM Unlike some EEPROM devices that limit block writes to within a page boundary, there is no limitation on the start address when performing a block write to EEPROM, except when * Rev. C | Page 22 of 24 There must be at least N locations from the start address to the highest EEPROM address (0xFBFF) to avoid writing to invalid addresses. ADM1068 8. 9. Note that the ADM1068 features a clock extend function for writes to the EEPROM. Programming an EEPROM byte takes approximately 250 s, which limits the SMBus clock for repeated or block write operations. The ADM1068 pulls SCL low and extends the clock pulse when it cannot accept any more data. 10. 11. 12. 13. READ OPERATIONS The ADM1068 uses the following SMBus read protocols. 1 Receive Byte S The slave asserts ACK on SDA. The ADM1068 sends a byte-count data byte that tells the master how many data bytes to expect. The ADM1068 always returns 32 data bytes (0x20), which is the maximum allowed by the SMBus 1.1 specification. The master asserts ACK on SDA. The master receives 32 data bytes. The master asserts ACK on SDA after each data byte. The master asserts a stop condition on SDA to end the transaction. 2 3 4 5 6 7 8 9 10 11 12 SLAVE COMMAND 0xFD SLAVE BYTE DATA R A A A W A A S ADDRESS (BLOCK READ) ADDRESS COUNT 1 In a receive byte operation, the master device receives a single byte from a slave device, as follows: 1. 2. 3. 4. 5. 6. The master device asserts a start condition on SDA. The master sends the 7-bit slave address followed by the read bit (high). The addressed slave device asserts ACK on SDA. The master receives a data byte. The master asserts NACK on SDA. The master asserts a stop condition on SDA, and the transaction ends. 1 2 S SLAVE ADDRESS R 3 4 5 6 A DATA A P 04734-045 In the ADM1068, the receive byte protocol is used to read a single byte of data from a RAM or EEPROM location whose address has previously been set by a send byte or write byte/word operation, as shown in Figure 34. Figure 34. Single Byte Read from the EEPROM or RAM Block Read In a block read operation, the master device reads a block of data from a slave device. The start address for a block read must have been set previously. In the ADM1068, this is done by a send byte operation to set a RAM address, or a write byte/word operation to set an EEPROM address. The block read operation itself consists of a send byte operation that sends a block read command to the slave, immediately followed by a repeated start and a read operation that reads out multiple data bytes, as follows: 1. 2. 3. 4. 5. 6. 7. The master device asserts a start condition on SDA. The master sends the 7-bit slave address followed by the write bit (low). The addressed slave device asserts ACK on SDA. The master sends a command code that tells the slave device to expect a block read. The ADM1068 command code for a block read is 0xFD (1111 1101). The slave asserts ACK on SDA. The master asserts a repeat start condition on SDA. The master sends the 7-bit slave address followed by the read bit (high). 13 DATA A 32 P 04734-046 An address crosses a page boundary. In this case, both pages must be erased before programming. Figure 35. Block Read from the EEPROM or RAM Error Correction The ADM1068 provides the option of issuing a packet error correction (PEC) byte after a write to the RAM, a write to the EEPROM, a block write to the RAM/EEPROM, or a block read from the RAM/ EEPROM. This option enables the user to verify that the data received by or sent from the ADM1068 is correct. The PEC byte is an optional byte sent after that last data byte has been written to or read from the ADM1068. The protocol is the same as a block read for Step 1 to Step 12 and then proceeds as follows: 13. The ADM1063 issues a PEC byte to the master. The master checks the PEC byte and issues another block read, if the PEC byte is incorrect. 14. A no acknowledge (NACK) is generated after the PEC byte to signal the end of the read. 15. The master asserts a stop condition on SDA to end the transaction. Note that the PEC byte is calculated using CRC-8. The frame check sequence (FCS) conforms to CRC-8 by the polynomial C(x) = x8 + x2 + x1 + 1 See the SMBus 1.1 specification for details. An example of a block read with the optional PEC byte is shown in Figure 36. 1 2 3 4 5 6 7 8 9 10 11 12 SLAVE COMMAND 0xFD SLAVE BYTE DATA A S ADDRESS W A (BLOCK READ) A S ADDRESS R A COUNT A 1 Rev. C | Page 23 of 24 13 14 15 DATA 32 A PEC A P Figure 36. Block Read from the EEPROM or RAM with PEC 04734-047 * ADM1068 OUTLINE DIMENSIONS 0.75 0.60 0.45 1.60 MAX 9.00 BSC SQ 32 25 1 24 PIN 1 7.00 BSC SQ TOP VIEW (PINS DOWN) 1.45 1.40 1.35 0.15 0.05 SEATING PLANE 0.20 0.09 7 3.5 0 0.10 MAX COPLANARITY VIEW A 8 17 9 0.80 BSC LEAD PITCH VIEW A 16 0.45 0.37 0.30 ROTATED 90 CCW COMPLIANT TO JEDEC STANDARDS MS-026-BBA Figure 37. 32-Lead Low Profile Quad Flat Package [LQFP] (ST-32-2) Dimensions shown in millimeters ORDERING GUIDE Model 1 ADM1068ASTZ ADM1068ASTZ-REEL7 EVAL-ADM1068LQEBZ 1 Temperature Range -40C to +85C -40C to +85C Package Description 32-Lead LQFP 32-Lead LQFP Evaluation Board Z = RoHS Compliant Part. (c)2005-2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04734-0-6/11(C) Rev. C | Page 24 of 24 Package Option ST-32-2 ST-32-2