Semiconductor
MSC23232D/DL-xxBS16/DS16
2,097, 152- word x 32- bit DY NAMIC RAM MO DULE : FAST PAGE MODE TY P E
This vers ion: Mar. 3. 1999
DESCRIPTION
The MSC23232D/DL-xxBS16/DS16 is a fully decoded, 2,097,152-word x 32-bit CMOS dynamic random access
m emory modul e composed of six teen 4Mb DRAMs in SOJ packages mounted with sixt een decoupli ng capacit ors
on a 72-pi n glass epox y si ngle- inl i ne package. Thi s modul e supports any appl ic ati on where hi gh densit y and lar ge
capacity of storage memory are required. The MSC23232DL (the low-power version) is specially designed for
lower-power applicat ions.
FEATURES
· 2, 097,152-word x 32- bit or ganizat ion
· 72-pin Single Inline Memory M odule
MSC23232D/ DL- xxBS16 : Gold tab
MSC23232D/ DL- xxDS16 : S older t ab
· Singl e +5V supply ± 10% tol er anc e
· I nput : T TL compatible
· Output : TTL compatible, 3-state
· Refresh : 1024cycles/16ms (1024cycles/128m s: L-version)
· / CA S befor e /RAS refr esh, hidden refresh, /RAS only refresh capability
· F ast page mode capability
· Multi-bit t est mode capability
PRODUCT FAMILY
Access Time (Max.) Power Dissipat i on
Family tRAC tAA tCAC
Cycle
Time
(Min.) Operating (Max.) Standby (Max.)
MSC23232D/DL-60BS16/DS16 60ns 30ns 15ns 110ns 4180mW
MSC23232D/DL-70BS16/DS16 70ns 35ns 20ns 130ns 3740mW 88mW/
17.6mW(L-version)
Semiconductor MSC23232D/DL
MODULE OUTLINE
1
72
R1.57
6.35
1.04Typ.
1.27±0.1
95.25
2.03Typ.
6.35Typ.
Typ.
6.35
Typ.
10.16
(
3.18
25.4±0.2
101.19Typ.
107.95±0.2*1
3.38Typ.
3.7Min.
9.3Max.
+0.1
-0.08
1.27
(Un i t : m m)
MSC23232D/DL-xxBS16/DS16
*1 The common size difference of the board width 12.5mm of its height is specified as ±0.2.
The value above 12.5mm is specified as ±0.5.
6.2Min.
Semiconductor MSC23232D/DL
PIN C ONFIGURATI ON
Pin No. Pin Na me Pin No. Pin Na me Pin No. Pin Na me Pin No. Pin Na me
1V
SS 19 NC 37 NC 55 DQ11
2 DQ0 20 DQ4 38 NC 56 DQ27
3 DQ16 21 DQ20 39 VSS 57 DQ12
4 DQ1 22 DQ5 40 /CAS0 58 DQ28
5 DQ17 23 DQ21 41 /CAS2 59 VCC
6 DQ2 24 DQ6 42 /CAS3 60 DQ29
7 DQ18 25 DQ22 43 /CAS1 61 DQ13
8 DQ3 26 DQ7 44 /RAS0 62 DQ30
9 DQ19 27 DQ23 45 /RAS1 63 DQ14
10 VCC 28 A7 46 NC 64 DQ31
11 NC 29 NC 47 /WE 65 DQ15
12 A0 30 VCC 48 NC 66 NC
13 A1 31 A8 49 DQ8 67 PD1
14 A2 32 A9 50 DQ24 68 PD2
15 A3 33 /RAS3 51 DQ9 69 PD3
16 A4 34 /RAS2 52 DQ25 70 PD4
17 A5 35 NC 53 DQ10 71 NC
18 A6 36 NC 54 DQ26 72 VSS
Presence Det ect P ins
Pin No. Pin Na me MSC23232D/DL
-60BS16/DS16 MSC23232D/DL
-70BS16/DS16
67 PD1 NC NC
68 PD2 NC NC
69 PD3 NC VSS
70 PD4 NC NC
Semiconductor MSC23232D/DL
BLOCK DIAGRAM
/WE
A0-A9
A0-A9
DQ
DQ
DQ
DQ
/OE
V
SS
/RAS
/CAS
/WE
V
CC
A0-A9
DQ
DQ
DQ
DQ
/OE
V
CC
/RAS
/CAS
/WE
V
SS
/CAS2
/RAS2
/CAS3
/RAS3
V
CC
V
SS
C1-C16
A0-A9
DQ
DQ
DQ
DQ
/OE
V
CC
/RAS
/CAS
/WE
V
SS
A0-A9
DQ
DQ
DQ
DQ
/OE
V
SS
/RAS
/CAS
/WE
V
CC
A0-A9
DQ
DQ
DQ
DQ
/OE
V
CC
/RAS
/CAS
/WE
V
SS
A0-A9
DQ
DQ
DQ
DQ
/OE
V
SS
/RAS
/CAS
/WE
V
CC
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
V
SS
V
CC
V
CC
V
SS
V
CC
V
SS
V
SS
V
CC
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
V
SS
V
CC
V
CC
V
SS
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
V
SS
V
CC
V
CC
V
SS
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
A0-A9
DQ
DQ
DQ
DQ
/OE
/RAS
/CAS
/WE
V
SS
V
CC
V
CC
V
SS
Semiconductor MSC23232D/DL
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
Parameter Symbol Rating Unit
Vol t age on Any Pin Relati ve to VSS VIN, VOUT -1.0 to +7.0 V
Vol tage on VCC Supply Relative to VSS VCC -1.0 to +7.0 V
Short Ci r cuit Output Current IOS 50 mA
Power Dissipation PD *16W
Operating Temperature TOPR 0 to +70 °C
Storage Temperature TSTG -40 to +125 °C
* Ta = 25°C
Recommen ded O perating Conditions ( Ta = 0°C to +70°C )
Parameter Symbol Min. Typ. Max. Unit
VCC 4.5 5.0 5.5 V
Power Supply Vol tage VSS 000V
Input High Volt age VIH 2.4 - 6.5 V
Input Low Voltage VIL -1.0 - 0.8 V
Capacitance ( VCC = 5V ± 10%, Ta = 25°C, f = 1 MHz )
Parameter Symbol Typ. Max. Unit
Input Capacitance (A0 - A9) CIN1 - 109 pF
Input Capaci t ance (/WE) CIN2 - 125 pF
Input Capaci t ance (/RAS0- /RAS3) CIN3 -35pF
Input Capaci t ance (/CAS0- /CAS3) CIN4 -35pF
I/O Capacitance (DQ0 - DQ31) CDQ -20pF
Note: Capaci tance measured with Boonton M eter.
Semiconductor MSC23232D/DL
DC Characteristics (VCC = 5V ± 10% , Ta = 0°C to +70°C )
MSC23232D/DL
-60BS16/DS16 MSC23232D/DL
-70BS16/DS16
Parameter Symbo
lCondition
Min. Max. Min. Max.
Unit Note
Input Leakage Current ILI
0V VIN 6.5V;
All ot her pins not
under test = 0V -160 160 -160 160 µA
Out put Leakage Current ILO DQ di sable
0V VOUT 5.5V -20 20 -20 20 µA
Out put Hi gh Voltage VOH IOH = -5.0mA 2.4 VCC 2.4 VCC V
Out put Low Voltage VOL IOL = 4.2mA 0 0.4 0 0.4 V
Average Power Supply Curr ent
(Operating) ICC1 /RAS, /CAS cycling,
tRC = Min. - 760 - 680 m A 1, 2
/RAS, /CAS = VIH -32-32mA1
-16-16mA1
Power supply curr ent
(Standby) ICC2 /RAS, /CAS
VCC -0.2V - 3.2 - 3.2 mA 1, 5
Average Power Supply Curr ent
(/RAS only r efresh) ICC3
/RAS cy c lin g ,
/CAS = VIH,
tRC = Min. - 760 - 680 m A 1, 2
Average Power Supply Curr ent
(/CAS before /RAS refresh) ICC6 /RAS c y cli ng ,
/CAS before /RAS - 760 - 680 m A 1, 2
Average Power Supply Curr ent
(Fast Page Mode) ICC7
/RAS = VIL,
/CAS cy c lin g ,
tPC = Min. - 600 - 520 mA 1, 3
Average Power Supply Curr ent
(Battery Backup) ICC10 tRC = 125µ s,
/CAS before /RAS - 4.8 - 4.8 mA 1, 4, 5
Notes: 1. ICC Max. is speci fied as ICC for out put open condi tion.
2. Address can be changed once or less while /RA S = VIL.
3. Address can be changed once or less while /CA S = VIH.
4. VCC - 0. 2V VIH 6.5V, - 1. 0V VIL 0.2V.
5. L-version.
Semiconductor MSC23232D/DL
AC Characteristics (1/2) (VCC = 5V ± 10% , Ta = 0°C to +70°C ) Not e: 1, 2, 3, 9, 10
MSC23232D/DL
-60BS16/DS16 MSC23232D/DL
-70BS16/DS16
Parameter Symbol
Min. Max. Min. Max.
Unit Note
Random Read or Wr ite Cycle Time tRC 110 - 130 - ns
Fast Page Mode Cycle Ti me tPC 40 - 45 - ns
Access Time from /RAS tRAC - 60 - 70 ns 4, 5, 6
Access Time from /CAS tCAC - 15 - 20 ns 4, 5
Access Time from Column Address tAA - 30 - 35 ns 4, 6
Access Time from /CAS Precharge tCPA - 35 - 40 ns 4
Out put Low Impedance Time from /CAS tCLZ 0-0-ns4
/CAS to Data Output Buffer Turn-off Delay Time tOFF 0 15 0 20 ns 7
Transi t ion Time tT3 50 3 50 ns 3
Refresh Period tREF -16-16ms
Refresh Period (L- version) tREF - 128 - 128 ms
/RAS Pr echarge Time tRP 40 - 50 - ns
/RAS Pulse Wi d th tRAS 60 10K 70 10K ns
/RAS Pulse Widt h ( Fast Page Mode) tRASP 60 100K 70 100K ns
/RAS Hold Time tRSH 15 - 20 - ns
/CAS Precharge Time (Fast Page Mode) tCP 10 - 10 - ns
/CAS Pulse Wi d th tCAS 15 10K 20 10K ns
/CAS Hold Time tCSH 60 - 70 - ns
/CAS t o /RAS Prechar ge Time tCRP 5-5-ns
/RAS Hold Time from /CAS Precharge tRHCP 35 - 40 - ns
/RAS to /CAS Delay Time tRCD 20 45 20 50 ns 5
/RAS to Column Address Delay Tim e tRAD 15 30 15 35 ns 6
Row Address Set-up Tim e tASR 0-0-ns
Row Address Hol d Ti me tRAH 10 - 10 - ns
Column Address Set-up Time tASC 0-0-ns
Col u mn Add ress Hol d Ti me tCAH 15 - 15 - ns
Column Address Hold Tim e from /RAS tAR 50 - 55 - ns
Column Address to /RAS Lead Time tRAL 30 - 35 - ns
Read Command Set-up Tim e tRCS 0-0-ns
Read Command Hol d Time tRCH 0-0-ns8
Read Command Hol d Time referenced to /RAS t RRH 0-0-ns8
Semiconductor MSC23232D/DL
AC Characteristics (2/2) (VCC = 5V ± 10% , Ta = 0°C to +70°C ) Not e: 1, 2, 3, 9, 10
MSC23232D/DL
-60BS16/DS16 MSC23232D/DL
-70BS16/DS16
Parameter Symbol
Min. Max. Min. Max.
Unit Note
W r ite Command Set-up Time tWCS 0-0-ns
W r ite Command Hold Time tWCH 10 - 10 - ns
W r ite Command Hold Time from /RAS tWCR 45 - 50 - ns
W r ite Command Pulse Wi dt h tWP 10 - 10 - ns
W r ite Command to / RAS Lead Tim e tRWL 15 - 20 - ns
W r ite Command to / CAS Lead Tim e tCWL 15 - 20 - ns
Data-i n Set-up Time tDS 0-0-ns
Dat a-i n Ho ld Time t DH 15 - 15 - ns
Data-in Hold Time from /RAS tDHR 50 - 55 - ns
/CAS Active Delay Time from /RAS Precharge tRPC 10 - 10 - ns
/RAS to /CAS Set-up Time
(/ CAS b efore /RAS) tCSR 5-5-ns
/RAS to /CAS Hold Tim e
(/ CAS b efore /RAS) tCHR 10 - 10 - ns
/WE to /RAS Precharge Time
(/ CAS b efore /RAS) tWRP 10 - 10 - ns
/WE Hold Time from /RAS
(/ CAS b efore /RAS) tWRH 10 - 10 - ns
/RAS to /WE Set-up Time
(Test Mode) tWTS 10 - 10 - ns
/RAS to /WE Hold Tim e
(Test Mode) tWTH 10 - 10 - ns
Semiconductor MSC23232D/DL
Notes: 1. A start- up delay of 200µs is required after power-up, fol lowed by a m ini mum of eight initializat ion cycles
(/RA S only refr esh or / CA S befor e /RAS refr esh) before pr oper device operat ion i s achieved.
2. The AC c har ac teri stics assum es tT = 5ns.
3. VIH(Min. ) and VIL(Max .) are ref erence lev el s for measuri ng input t im ing signal s. Transit ion ti me ( tT) are
m easured bet ween VIH and VIL.
4. This parameter i s measured with a load c ircuit equivalent to 2TT L loads and 100pF.
5. Operation within the tRCD(M ax. ) li mit ensures that t RAC(Max . ) can be met.
tRCD(Max.) is s pecified as a reference point only . If tRCD is greater than the s pecified tRCD(Max.) limit, then
the acc ess ti me is controlled by tCAC.
6. Operation within the tRAD(Max.) li mit ensures that tRAC(Max. ) can be met.
tRAD(Max.) is s pecified as a reference point only. If tRAD is greater than the specified tRAD(Max.) limit, then
the acc ess ti me is controlled by tAA.
7. tOFF(Max.) define the time at w hich the output achieves the open circuit condition and are not referenced
to out put voltage levels.
8. tRCH or tRRH must be satisfied for a read cycle.
9. The test mode is initiated by performing a /WE and /CAS before /RAS refresh cycle. This mode is
latched and remains in effect until the exit cycle is generated. The test mode specified in this data sheet
is a 2-bit parall el test function. CA0 is not used. In a read cycle, if al l internal bits are equal , t he DQ pin
will indicate a high lev el. If any internal bits are not equal, the DQ pin will indicate a low lev el.
The test m ode i s cleared and t he mem ory dev i ce r eturned t o i ts norm al operating stat e by a / RAS onl y
refresh or /CAS before /RAS ref resh cycle.
10. In a test mode read cycle, the value of access time parameters is delayed for 5ns for the specified value.
These parameters should be specified in test mode cycle by adding the abov e value to the specified
value in this data sheet.