TOSHIBA THLY641691FG-80,-80L,-10,-10L TENTATIVE TOSHIBA HYBRID DIGITAL INTEGRATED CIRCUIT 16,777,216-WORD BY 64-BIT SYNCHRONOUS DRAM MODULE DESCRIPTION The THLY641691FG is a 16,777,216-word by 64-bit synchronous dynamic RAM module consisting of eight TC59SM708FT/FTL DRAMs on a printed circuit board. FEATURES @ 16,777,216-word by 64-bit organization Single power supply of 3.3V + 0.3V @ Pipeline architecture -80 -10 e Auto-refresh and Self-refresh capability tex Clock Cycle Time (CL = 2) 10 ns 12ns @ All inputs and outputs LVTTL-compatible tras Active-to-Precharge Command 48 60 e 4096 refresh cycles per 64ms Period (min) ns ns e@ Package: 144-pin small-outline DIMM tac Access Time from CLK(CL = 2) | 6ns 8ns (gold contacts) trc Ref/Active-to-Ref/Active Command Period (min) 68 ns 84 ns PIN ASSIGNMENT PIN NAMES AQ to AU Address In FRONT s 1 z D In i Row Address Strobe Column Address Strobe Write Enable In E BACK Clock for PD Power (+3.3 000707EBA2 @ TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the Handling Guide for Semiconductor Devices, or TOSHIBA Semiconductor Reliability Handbook etc.. @ The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury (Unintended Usage). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. @ The products described in this document are subject to the foreign exchange and foreign trade laws. @ The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION far any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. @ The information contained herein is subject to change without notice. 2000-07-14 1/13TOSHIBA THLY641691FG-80,-80L,-10,-10L Serial Presence Detect (Rev.1.2A) Byte ; ; -80 -10 Number Function Described Entry Value Entry Entry Value Entry 0 mio bytes Written into Serial Memory at Module 128bytes 80h 128bytes 80h 1 Total # bytes of SPD Memory Device 256bytes 08h 256bytes 08h 2 (PPM EDO. SDRAM) frome Appendix A SDRAM 04h SDRAM 04h 3 # Row Addresses on this Assembly RAO-RA11 0Ch RAO-RA11 0Ch 4 # Column Addresses on this Assembly CA0-CA9 OAh CA0-CA9 OAh 5 # Module Banks on this Assembly 1Bank Oth 1Bank Oth 6 Data Width of this Assembly... x64 40h x64 40h 7 ..Data Width Continuation x64 00h x64 00h 8 Voltage Interface Standard of this Assembly LVTTL Oth LVTTL Oth 9 epRam Cycle Time at Max. Supported CAS Latency (CL), CL = 3, 8.0ns 80h CL = 3, 10ns Aoh 10 SDRAM Access from Clock @ CL = X CL = 3, 6.0ns 60h CL = 3, 7.0ns 70h 11 DIMM Configuration Type (Non-parity, Parity, ECC) Non-Parity 00h Non-Parity 00h 12 Refresh Rate/Type 15.625 ysiselt 80h 15.625 ysiself 80h 13 SDRAM Width, Primary DRAM x8 08h x8 08h 14 Error Checking SDRAM Data Width N/A 00h N/A 00h 15 minimum Clock Delay, Back to Back Random Column 41CLK Oth 1CLK Oth 16 Burst Lengths Supported 1,2,4,8 Full page 8Fh 1,2,4,8 Full page 8Fh 17 # Banks on each SDRAM Device 4Bank 04h 4Bank 04h 18 CAS # Latencies Supported 2,3 06h 2,3 06h 19 Cs # Latency Oth Oth 20 WE # Latency Oth Oth 21 SDRAM Module Attributes 00h 00h 22 SDRAM Device Attributes: General OEh OEh 23 Minimum Clock Cycle Time at CL- X-1 CL = 2, 10 ns AOdh CL = 2, 12 ns coh 24 Maximum Data Access Time from Clock @ CL X-1 CL = 2, 6.0ns 60h CL = 2, 8.0ns 80h 25 Minimum Clock Cycle Time at CL X-2 00h 00h 26 Maximum Data Access Time from Clock @ CL X-2 00h 00h 27 Minimum Row Precharge Time 20 ns 14h 24ns 18h 28 Minimum Row Active to Row Active Delay 20 ns 14h 20 ns 14h 29 Minimum RAS to CAS Delay 20 ns 14h 24ns 18h 30 Minimum RAS Pulse Width 48 ns 30h 60 ns 3Ch 31 Madule/Bank Density 128 MB 20h 128 MB 20h 32 Command & Address signal Input Set-up Time 2ns 20h 2.5 ns 25h 33 Command & Address signal Input Hold Time Ins 10h Ins 10h 34 Data signal Input Set-up Time 2ns 20h 2.5 ns 25h 35 Data signal Input Hold Time Ins 10h Ins 10h 36-61 Superset Information (may be used in future) FFh FFh 62 SPD Revision Rev.1.2A 12h Rev.1.2A 12h 63 Checksum for bytes 0-62 1EDAh DAh 1F68h 68h Option Manufacturers JEDEC ID Code per JEP-106E Manufacturing Location Manufacturer's Part Number Revision Code Manufacturing Date Serial Number Manufacturer Data Reserved Reserved Intel Specification Intel Specification Intel Specification Intel Specification 2000-07-14 2/13TOSHIBA THLY641691FG-80,-80L,-10,-10L BLOCK DIAGRAM DQMBO DQMB2 a 0 rad bam -e2 o] pom ae 50 cs a1 b DQ0 = DQ16.o 01 cS ry es WO B83 boiso_] 103 RAS TT dH CAS VO3 DQ2 tas HL 104 F- Ddg3.s:Q19.0 04 cr CKE M1 v5 -o Dod DQ20 o VO5 M3 CKE Fy IL! we v06 F} DQ5 00210 06 we LL A0 to 11 VOo7 F Da6 =-:922 vO7 AO to 11 CLK BS0,1 | Os - _ DQ7 DQ23 VvO8 Bg0,1. CLK DQMB1 DQMB3 \AA4 cs Ot Lo bas = pgzaa-] ror cs. = Ot #7 RAS v2 [? 099 | DQ25 9 02 RAS H We LT Gas lA DQi0 ~D if aoe || Hr] CAS M2 Woe TS pal! Dav vO4 M4 CAS F719 bt CKE vO5 -O DQ12. + DQ280 VO5 CKE Fre WE 106 - DQ13 _DQ290 06 WE AO to 11 07 - DQ14 DQ300 VO7 Ato 11 CLK Be OB FO DQ15 _G310 08 peo. CLK | | DQMB4 DQMB6 | | o 4 cs Oia! | e a2 VOT cs =~ 01 DQ48 CLKO 1 RAS Woe io 0933 3949 VO2 RAS eo CLK1 LI CAS 103 -? Das eae LU tr] SAS M5 vO4 - DQ35.ng51 0 Oa M7 CAS F71 p+ CKE VO5 - DQ36 paQs2 vO5 CKE Fit WE 106 - DQ37 _Q53 06 WE A0 to 11 07 F- DQ38 -pg54.0 VO7 no to 11 CLK Bso1 YO8 F? DQ39_DQ55 vos Bso,1 CLK | | DQMBS DQMB7 a | | CS bem ->2 o] pam ae CS vor -0 DQao DQs56 o 101 cs WF || 1-7 RAS 2 FO DQ41__9g570 02 RAS HII] +-4W eH CAS 103 -0 9Q42 Qss oO 03 cas LH M6 04 FO DQ43_nQ59 0 ey M8 bi CKE 405 [-o Dads DQ60 ioe CKE FHF WE 06 - DQ61 WE We AO to 11 07 F 0046 Bago 0 vO7 aotou, WE CLK Bso,1 - WO8 FP DQ47_ pez VvO8 BSO,1 CLK RAS o CAS CKE WE | AO to 11, BAO, 1 Vop M1 to 8 Vpp E2PROM Vv ct to 8 +09 to 165017 to 24 Vv + 25 Ss 0 1to8 "So E2PROM 2 SCL o4 SCL E2PROM SDA o SDA AO Al A2 WC T T q 777 2000-07-14 3/13TOSHIBA THLY641691FG-80,-80L,-10,-10L ABSOLUTE MAXIMUM _ RATINGS SYMBOL ITEM RATING UNIT NOTES Vin Input Voltage -0.5 to Vpp + 0.3 Vv 1 Vout Output Valtage -0.5 to Vpp + 0.3 Vv 1 Vop Power Supply Voltage -0.5 to 46 Vv 1 Topr Operating Temperature 0 to 70 c 1 Tst Storage Temperature -55 to 125 C 1 Pp Power Dissipation 2.4 Ww 1 lout Short Circuit Output Current 50 mA 1 RECOMMENDED DC OPERATING CONDITIONS (Ta = 0 to 70C) SYMBOL PARAMETER MIN TYP. MAX UNIT NOTES Vopp Supply Voltage 3.0 3.3 3.6 Vv 2 Vin LVTTL Input High Voltage 2.0 - Vop + 0.3 V 2 VIL LVTTL Input Low Voltage -0.5 - 0.8 Vv 2 CAPACITANCE (Vpp = 3.3V,f = 1MHz, Ta = 0 to 70C) SYMBOL PARAMETER MIN MAX UNIT C, Input Capacitance (AO to A11) - T.B.D. pF CG Input Capacitance (RAS, CAS, WE) - T.B.D. pF C3 Input Capacitance (CLKO,1) - T.B.D. pF Ca Input Capacitance (C50) - T.B.D. pF Cs Input Capacitance (DQMBO to 7) - T.B.D. pF Cog /O Capacitance (DQO0 to DQ63) - T.B.D. pF 2000-07-14 4/13TOSHIBA THLY641691FG-80,-80L,-10,-10L DC CHARACTERISTICS (Vpp = 3.3V + 0.3V, Ta = 0 to 70C) -80 -10 SYMBOL ITEM UNIT | NOTES MIN MAX MIN MAX lec OPERATING CURRENT 1 ; . Active-Precharge Command Cycling . without Burst Operation 1-Bank Operation - 640 - 560 mA 3 Icc1B | (tex = tre min) STANDBY CURRENT lcc2_| (hog = min, CS = Vis, CKE = Viy - | 320 | - | 280 al Vine = Vin (min) / Vi, (max) CKE = Vi " lecap Bank: Inactive State) (Power-down Mode) 7 8 - 8 STANDBY CURRENT lecas (CLK = Vi, CS = Vin, CKE = Viy - 80 - 80 4 Vine = Vin (min) / Vi, (max) CKE=V), m Iccaps_ | Bank: Inactive State) (Power-down Mode) ~ 8 - 8 lec3 NO OPERATING CURRENT CKE = Viy - 360 - 320 (te, = min, CS = Viy (min) mA 3 | Bank: Active State (2 Banks) Cee = Vi - 80 - 80 ec3P : (Power-down Mode) BURST OPERATING CURRENT leca ee . . . - 880 - 720 mA 3,4 (tex = min, CS = Viy (min) Read/Write Command Cycling) AUTO-REFRESH CURRENT lees ; - 1440 - 1200 | mA 3 (tex = min, Auto-Refresh Command Cycling) SELF-REFRESH CURRENT THLY641691FG-80,-10 - 8 - 8 cc6 | (elf-Refresh Mode, CKE = 0.2V mA 3 (Self-Refresh Mode, CKE=0.2V) = |r y6q1691FG-80L,-10L | 48 - 48 INPUT LEAKAGE CURRENT (OV = Vin = Vpp, All Other Pins Not under Test = 0V) OUTPUT LEAKAGE CURRENT (Doyt Is Disabled, OV S Vout s Vpp) OUTPUT LEVEL Vou 2.4 - 24 - Vv LVTTL Output H Level Voltage (lout = - 2mA) OUTPUT LEVEL VoL - 0.4 - 0.4 Vv LVTTL Output L Level Voltage (lout = 2 mA) 2000-07-14 5/13TOSHIBA THLY641691FG-80,-80L,-10,-10L AC CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (Vpp = 3.3V + 0.3V, Ta = 0 to 70C) SYMBOL PARAMETER aT 80 AX ae 10 TAX] UNIT | NOTES tre Ref/Active-Ref/Active Command Period 68 84 tras Active- Precharge Command Period 48 100000 60 100000 ns trep Active-Read/Write Command Delay Time 20 24 teen Read/Write(a) -Read/Write(b) 1 1 cycle 7 Command Period tre Precharge-Active Command Period 20 24 treo Active(a)-Active(b) Command Period 20 20 twre Write Recovery Time CL* =2 10 12 CL* = 3 8 10 tek CLK Cycle Time CL* = 2 10 1000 12 1000 CL* = 3 8 1000 10 1000 tc CLK High Level Width 3 3 10 tet CLK Low Level Width 3 3 tac Access Time from CLK CL* =2 6 8 CL* = 3 6 7 tou Output Data Hold Time 3 3 tuz Output Data High Impedance Time 3 8 3 10 8 tiz Output Data Low Impedance Time 0 0 ns tsp Power-down Mode Entry Time 0 8 0 10 tr Transition Time of CLK (Rise and Fall) 0.5 10 0.5 10 tps Data-in Set-up Time 2 2.5 toy Data-in Hold Time 1 1 tas Address Set-up Time 2 2.5 tay Address Hold Time 1 1 teks CKE Set-up Time 2 2.5 teKH CKE Hold Time 1 1 tems Command Set-up Time 2 2.5 tomy Command Hold Time 1 1 trer Refresh Time 64 64 ms trsc Mode Register Set Cycle Time 16 20 ns 9 * CL is CAS latency. 2000-07-14 6/13TOSHIBA THLY641691FG-80,-80L,-10,-10L NOTES: 1. Conditions outside the limits listed under Absolute Maximum Ratings may cause permanent damage to the device. 2. All voltages are referenced to Vss. 3. These parameters depend on the cycle rate and their values are measured at the minimum cycle rate values tcx and trc. Input signals are changed once during tcx. 4, These parameters depend on the output loading. The specified values are obtained with the output open. 5. The power-up sequence is described in Note 11. 6. AC TEST CONDITIONS Reference Level of Output Signals 1AV/1.4V Output Load See the diagram for AC Test Load (B) below Input Signal Levels 2.4V/0.4V Transition Time (Rise and Fall) of Input Signals 2ns Reference Level _of Input Signals 1.4V 3.3V 1.4V > 2kO S500 Output oF- Output TL. 50 pF z 870.0 a al 50 pF AC TEST LOAD (A) AC TEST LOAD (B) 7. Transition times are measured between the Vjq and Vj, levels. Transition (rise and fall) of input signals has a fixed slope. 8. tyz defines the time at which the outputs go open circuit and are not reference levels. 9. These parameters depend on the number of clock cycles and depend on the operating frequency of the clock as follows: Number of clock cycles = Specified value of timing / Clock period (Round up fractions to a whole number.) 2000-07-14 7/13TOSHIBA THLY641691FG-80,-80L,-10,-10L 10. 11. tcy is the pulse width of CLK measured from the positive edge to the negative edge and referenced to Vyiy (min). tcy, is the pulse width of CLK measured from the negative edge to the positive edge and referenced to Viz (max). Power-up Sequence Power-up must be performed in the following sequence. 1) Power must be applied to Vpp and VppQ (simultaneously) with all input signals heldin the NOP state. The CLK signal must be started at the same time as power is applied. 2) After power-up a pause of at least 200 seconds is required. Then, DQM and CKE must be held High (at the Vpp level) to ensure that the DQ output is high-impedance. 3) Both banks must be precharged. 4) The Mede Register Set command must be asserted to initialize the Mode register. 5) An Auto-Refresh operation must consist of at least eight Auto-Refresh cycles. The order in which 4) and 5) are performed is interchangeable. 2000-07-14 8/13TOSHIBA THLY641691FG-80,-80L,-10,-10L TIMING DIAGRAMS Read Timing Read CAS Latency PN F NF NS CLK ] oat RAS WA CAS YW 7 AO to All, BAO, 1 tac tac _| tuz teac tz ton ton DQO to 63 VALID VALID \ A DATA-OUT DATA-OUT y Read Command I | ng: Burst Length 2000-07-14 9/13TOSHIBA THLY641691FG-80,-80L,-10,-10L Command Input Timing tek tet toy ow Lf VF Vg Vf VL tr tr ~ temH temH | tems cS f a? Uj te tomy te tomy tc temH ( ZN NZ. tas taH @ BAO, ZX WIZ. teks} tcKH teks} tcKH teks teKH J CKE =Y | \ \ \ j 4 2000-07-14 10/13TOSHIBA THLY641691FG-80,-80L,-10,-10L Control Timing for Input Data (Word Mask) tomy tems} tcmy tems ocMeo to 7 tyr vy tos} ton tos} ton tps} toy tps tpy <_$<_\_| (SS) $< | VALID VALID VALID VALID DQO to 63 DATA-IN DATA-IN DATA-IN DATA-IN 4 pL (Clock Mask) CLK _* \ 4 P\ teKH teks | tcKH teks <> CKE \ i f tos} tpH tps | tpy tps} toy tps] tpy ed | ~-| fe} <___>} ee |__| D00 3 OM VALID VALID V7 yy" VALID VN VALID 20 to Zq_DATAIN KZN DATA-IN AZ ZN __DATA-IN KZN DATA-iN KZN Control Timing for Output Data (Output Enable) tcMH tems} tcmH tems <> a DQMBO to 7 f - \ \ Lj i tac tac _, tuz | tou \ tou | ton _, VALID VALID DQO to 63 DATA-OUT DATA-OUT (Clock Mask) CLK f \_j tcKH teks | tekH teks <> 1 Y J fy CKE LK Li tac \ tac _| tac _| tac _| tou | tou ton toH VALID VALID DQO to 63 DATA-OUT VALID DATA-OUT DATA-OUT 2000-07-14 11/13TOSHIBA THLY641691FG-80,-80L,-10,-10L Mode Register Set Cycle CLK / oo ms| tem trsc "I \', tems | temy aD l Vv KYO tems} tomy <| oD KYO, tems} temH we x ZZ LK Li tas tay Reel A0DtoA11, : BAO, 1 Set Register Data Yj WY Next Command AO Burst A2 Al uential Interleave A1 | Burst Length kc 0 io 1 1 A? 0 0 2 0 1 4 A3 | Addressing Mode 0 1 8 1 0 A4 1 0 Reserved ___ 1 7 Reserved AS CAS Latency ; ; AG A3 Addressing Mode A7 | 0 | (Test Mode) 0 Sequential 1 Interleave A8 | 0 Reserved CAS Ad Write Mode Reserved Reserved A110] 0 2 BAO| o Reserved 3 4 BA1] 0 AQ Single-Write Mode 0 Burst Read and Burst Write Burst Read and Single Write 2000-07-14 12/13TOSHIBA THLY641691FG-80,-80L,-10,-10L PACKAGE DIMENSIONS (THLY641691FG) Unit: mm + 3.80 max FRONT | 67.60 + 0.13 >{|_4<28e max mm | _ _ c ; c o = = E +1 . E id B| | S g . oO