MR4A08B FEATURES 2M x 8 MRAM Memory * +3.3 Volt power supply * Fast 35 ns read/write cycle * SRAM compatible timing * Unlimited read & write endurance * Data always non-volatile for >20-years at temperature * RoHS-compliant small footprint BGA and TSOP2 packages * AEC-Q100 Grade 1 option in TSOP2 package. BENEFITS * One memory replaces FLASH, SRAM, EEPROM and BBSRAM in systems for simpler, more efficient designs * Improves reliability by replacing battery-backed SRAM INTRODUCTION RoHS The MR4A08B is a 16,777,216-bit magnetoresistive random access memory (MRAM) device organized as 2,097,152 words of 8 bits. The MR4A08B offers SRAM compatible 35ns read/write timing with unlimited endurance. Data is always non-volatile for greater than 20-years. Data is automatically protected on power loss by lowvoltage inhibit circuitry to prevent writes with voltage out of specification. The MR4A08B is the ideal memory solution for applications that must permanently store and retrieve critical data and programs quickly. The MR4A08B is available in small footprint 400-mil, 44-lead plastic small-outline TSOP type-II package or 10 mm x 10 mm, 48-pin ball grid array (BGA) package with 0.75 mm ball centers. These packages are compatible with similar low-power SRAM products and other non-volatile RAM products. The MR4A08B provides highly reliable data storage over a wide range of temperatures. The product is offered with commercial (0 to +70 C), industrial (-40 to +85 C), and AEC-Q100 Grade 1 (-40 to +125 C) operating temperature range options. CONTENTS 1. DEVICE PIN ASSIGNMENT......................................................................... 2 2. ELECTRICAL SPECIFICATIONS................................................................. 4 3. TIMING SPECIFICATIONS.......................................................................... 7 4. ORDERING INFORMATION....................................................................... 11 5. MECHANICAL DRAWING.......................................................................... 12 6. REVISION HISTORY...................................................................................... 14 How to Reach Us.......................................................................................... 14 Everspin Technologies (c) 2011 1 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 1. DEVICE PIN ASSIGNMENT Figure 1.1 Block Diagram OUTPUT ENABLE BUFFER G A[20:0] 21 OUTPUT ENABLE 10 ADDRESS BUFFER 11 ROW DECODER COLUMN DECODER CHIP ENABLE BUFFER E 8 8 OUTPUT BUFFER 8 2M x 8 BIT MEMORY ARRAY WRITE ENABLE BUFFER W SENSE AMPS 8 FINAL WRITE DRIVERS 8 WRITE DRIVER 8 DQ[7:0] WRITE ENABLE Table 1.1 Pin Functions Signal Name Function A Address Input E Chip Enable W Write Enable G Output Enable DQ Data I/O VDD Power Supply VSS Ground DC Do Not Connect NC No Connection Everspin Technologies (c) 2011 2 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B DEVICE PIN ASSIGNMENT Figure 1.2 Pin Diagrams for Available Packages (Top View) DC A20 A A A A A E VDD VSS W A A A A A DC DC 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 DC A19 DC A A A A G VSS 1 2 3 4 5 6 DC G A A A DC A NC DC A A E DC B DQ NC A A NC DQ C VSS DQ A DQ VDD D VDD DQ DQ VSS E DQ3 NC NC DQ F NC G VDD DC A A A NC A A 20 A DC A A W A A A 19 H DC DC 44 Pin TSOP2 48 Pin FBGA Table 1.2 Operating Modes E1 G1 W1 Mode VDD Current DQ[7:0]2 H X X Not selected ISB1, ISB2 Hi-Z L H H Output disabled IDDR Hi-Z L L H Byte Read IDDR DOut L X L Byte Write IDDW Din 1 H = high, L = low, X = don't care 2 Hi-Z = high impedance Everspin Technologies (c) 2011 3 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 2. ELECTRICAL SPECIFICATIONS Absolute Maximum Ratings This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits. The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings. Table 2.1 Absolute Maximum Ratings1 Parameter Symbol Value Unit Supply voltage2 VDD -0.5 to 4.0 V Voltage on an pin2 VIN -0.5 to VDD + 0.5 V Output current per pin IOUT 20 mA Package power dissipation PD 0.600 W Temperature under bias MR4A08B (Commercial) MR4A08BC (Industrial) MR4A08BM (AEC-Q100 Grade 1) TBIAS -10 to 85 -45 to 95 -45 to 130 Storage Temperature Tstg -55 to 150 C Lead temperature during solder (3 minute max) TLead 260 C Maximum magnetic field during write MR4A08B (All Temperatures) Hmax_write 8000 A/m Maximum magnetic field during read or standby Hmax_read 8000 A/m C 1 Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability. 2 All voltages are referenced to VSS. 3 Power dissipation capability depends on package characteristics and use environment. Everspin Technologies (c) 2011 4 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Electrical Specifications Table 2.2 Operating Conditions Parameter Symbol Min Typical Max Unit Power supply voltage VDD 3.0 i 3.3 3.6 V Write inhibit voltage VWI 2.5 2.7 3.0 i V Input high voltage VIH 2.2 - VDD + 0.3 ii V Input low voltage VIL -0.5 iii - 0.8 V Temperature under bias MR4A08B (Commercial) TA MR4A08BC (Industrial) MR4A08BM (AEC-Q100 Grade 1)iv i ii iii iv 0 -40 -40 70 85 125 C There is a 2 ms startup time once VDD exceeds VDD,(min). See Power Up and Power Down Sequencing below. VIH(max) = VDD + 0.3 VDC ; VIH(max) = VDD + 2.0 VAC (pulse width 10 ns) for I 20.0 mA. VIL(min) = -0.5 VDC ; VIL(min) = -2.0 VAC (pulse width 10 ns) for I 20.0 mA. AEC-Q100 Grade 1 temperature profile assumes 10% duty cycle at maximum temperature (2-years out of 20-year life) Power Up and Power Down Sequencing MRAM is protected from write operations whenever VDD is less than VWI. As soon as VDD exceeds VDD(min), there is a startup time of 2 ms before read or write operations can start. This time allows memory power supplies to stabilize. The E and W control signals should track VDD on power up to VDD- 0.2 V or VIH (whichever is lower) and remain high for the startup time. In most systems, this means that these signals should be pulled up with a resistor so that signal remains high if the driving signal is Hi-Z during power up. Any logic that drives E and W should hold the signals high with a power-on reset signal for longer than the startup time. During power loss or brownout where VDD goes below VWI, writes are protected and a startup time must be observed when power returns above VDD(min). Figure 2.1 Power Up and Power Down Diagram VWIDD VDD 2 ms STARTUP READ/WRITE INHIBITED BROWNOUT or POWER LOSS NORMAL OPERATION READ/WRITE INHIBITED 2 ms RECOVER NORMAL OPERATION VIH VIH E W Everspin Technologies (c) 2011 5 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Electrical Specifications Table 2.3 DC Characteristics Parameter Symbol Min Typical Max Unit Input leakage current Ilkg(I) - - 1 A Output leakage current Ilkg(O) - - 1 A Output low voltage (IOL = +4 mA) (IOL = +100 A) VOL - - 0.4 VSS + 0.2 V Output high voltage (IOL = -4 mA) (IOL = -100 A) VOH 2.4 VDD - 0.2 - - V Table 2.4 Power Supply Characteristics Parameter Symbol Typical Max Unit AC active supply current - read modes1 (IOUT= 0 mA, VDD= max) IDDR 60 68 mA IDDW 152 180 mA AC standby current (VDD= max, E = VIH) no other restrictions on other inputs ISB1 9 14 mA CMOS standby current (E VDD - 0.2 V and VIn VSS + 0.2 V or VDD - 0.2 V) (VDD = max, f = 0 MHz) ISB2 5 9 mA AC active supply current - write modes1 (VDD= max) 1 All active current measurements are measured with one address transition per cycle and at minimum cycle time. Everspin Technologies (c) 2011 6 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 3. TIMING SPECIFICATIONS Table 3.1 Capacitance1 1 Parameter Symbol Typical Max Unit Address input capacitance CIn - 6 pF Control input capacitance CIn - 6 pF Input/Output capacitance CI/O - 8 pF Parameter Value Unit Logic input timing measurement reference level 1.5 V Logic output timing measurement reference level 1.5 V Logic input pulse levels 0 or 3.0 V Input rise/fall time 2 ns Output load for low and high impedance parameters See Figure 3.1 Output load for all other timing parameters See Figure 3.2 f = 1.0 MHz, dV = 3.0 V, TA = 25 C, periodically sampled rather than 100% tested. Table 3.2 AC Measurement Conditions Figure 3.1 Output Load Test Low and High ZD= 50 Output RL = 50 VL = 1.5 V Figure 3.2 Output Load Test All Others 3.3 V 590 Output 5 pF 435 Everspin Technologies (c) 2011 7 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Timing Specifications Read Mode Table 3.3 Read Cycle Timing1 Parameter Symbol Min Max Unit Read cycle time tAVAV 35 - ns Address access time tAVQV - 35 ns Enable access time2 tELQV - 35 ns Output enable access time tGLQV - 15 ns Output hold from address change tAXQX 3 - ns Enable low to output active tELQX 3 - ns Output enable low to output active3 tGLQX 0 - ns Enable high to output Hi-Z tEHQZ 0 15 ns tGHQZ 0 10 ns 3 3 Output enable high to output Hi-Z3 1 2 3 W is high for read cycle. Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read or write cycles. Addresses valid before or at the same time E goes low. This parameter is sampled and not 100% tested. Transition is measured 200 mV from the steady-state voltage. Figure 3.3A Read Cycle 1 t AVAV A (ADDRESS) t AXQX Q (DATA OUT) Previous Data Valid Data Valid t AVQV Note: Device is continuously selected (EVIL, GVIL). Figure 3.3B Read Cycle 2 t AVAV A (ADDRESS) t AVQV E (CHIP ENABLE) t ELQV t EHQZ t ELQX G (OUTPUT ENABLE) Data Valid Q (DATA OUT) Everspin Technologies t GHQZ t GLQV t GLQX (c) 2011 8 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Timing Specifications Table 3.4 Write Cycle Timing 1 (W Controlled)1 Parameter Symbol Min Max Unit Write cycle time2 tAVAV 35 - ns Address set-up time tAVWL 0 - ns Address valid to end of write (G high) tAVWH 18 - ns Address valid to end of write (G low) tAVWH 20 - ns 15 - ns 15 - ns tWLWH tWLEH tWLWH tWLEH Write pulse width (G high) Write pulse width (G low) Data valid to end of write tDVWH 10 - ns Data hold time tWHDX 0 - ns tWLQZ 0 12 ns tWHQX 3 - ns tWHAX 12 - ns Write low to data Hi-Z3 Write high to output active 3 Write recovery time 1 2 3 All write occurs during the overlap of E low and W low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If G goes low at the same time or after W goes low, the output will remain in a high impedance state. After W, E or UB/LB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device. All write cycle timings are referenced from the last valid address to the first transition address. This parameter is sampled and not 100% tested. Transition is measured 200 mV from the steady-state voltage. At any given voltage or temperature, tWLQZ(max) < tWHQX(min) Figure 3.4 Write Cycle Timing 1 (W Controlled) t AVAV A (ADDRESS) t AVWH t WHAX E (CHIP ENABLE) t WLEH t WLWH W (WRITE ENABLE) t AVWL t DVWH D (DATA IN) t WHDX DATA VALID t WLQZ Q (DATA OUT) Hi -Z Hi -Z t WHQX Everspin Technologies (c) 2011 9 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Timing Specifications Table 3.5 Write Cycle Timing 2 (E Controlled)1 1 2 3 Parameter Symbol Min Max Unit Write cycle time2 tAVAV 35 - ns Address set-up time tAVEL 0 - ns Address valid to end of write (G high) tAVEH 18 - ns Address valid to end of write (G low) tAVEH 20 - ns Enable to end of write (G high) tELEH tELWH 15 - ns Enable to end of write (G low)3 tELEH tELWH 15 - ns Data valid to end of write tDVEH 10 - ns Data hold time tEHDX 0 - ns Write recovery time tEHAX 12 - ns All write occurs during the overlap of E low and W low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If G goes low at the same time or after W goes low, the output will remain in a high impedance state. After W, E or UB/ LB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device. All write cycle timings are referenced from the last valid address to the first transition address. If E goes low at the same time or after W goes low, the output will remain in a high-impedance state. If E goes high at the same time or before W goes high, the output will remain in a high-impedance state. Figure 3.5 Write Cycle Timing 2 (E Controlled) t AVAV A (ADDRESS) t EHAX t AVEH t ELEH E (CHIP ENABLE) t AVEL t ELWH W (WRITE ENABLE) t DVEH D (DATA IN) Data Valid Hi-Z Q (DATA OUT) Everspin Technologies t EHDX (c) 2011 10 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 4. ORDERING INFORMATION Figure 4.1 Part Numbering System MR 4 A 08 B C YS 35 R Carrier (Blank = Tray, R = Tape & Reel) Speed (35 ns) Package (YS = TSOP2, MA = FBGA) Temperature Range (Blank= Commercial (0 to +70C), C= Industrial (-40 to +85C), M= AECQ100 Grade 1 (-40 to +125C) Revision Data Width (08 = 8-Bit) Type (A = Asynchronous) Density (4 =16Mb) Magnetoresistive RAM (MR) Table 4.1 Available Parts Part Number Description MR4A08BYS35 MR4A08BCYS35 1 MR4A08BMYS351 MR4A08BYS35R 1 MR4A08BCYS35R 1 1 MR4A08BMYS35R 1 MR4A08BMA351 MR4A08BCMA351 MR4A08BMA35R1 MR4A08BCMA35R1 1 Temperature 3.3 V 2Mx8 MRAM 44-TSOP2 Commercial 3.3 V 2Mx8 MRAM 44-TSOP2 Industrial 3.3 V 2Mx8 MRAM 44-TSOP2 AEC-Q100 Grade 1 3.3 V 2Mx8 MRAM 44-TSOP2 T&R Commercial 3.3 V 2Mx8 MRAM 44-TSOP2 T&R Industrial 3.3 V 2Mx8 MRAM 44-TSOP2 T&R AEC-Q100 Grade 1 3.3 V 2Mx8 MRAM 48-BGA Commercial 3.3 V 2Mx8 MRAM 48-BGA Industrial 3.3 V 2Mx8 MRAM 48-BGA T&R Commercial 3.3 V 2Mx8 MRAM 48-BGA T&R Industrial 0 to +70C 40 to +85C -40 to +125C 0 to +70C 40 to +85C -40 to +125C 0 to +70C 40 to +85C 0 to +70C 40 to +85C Preliminary Products: These products are classified as Preliminary until the completion of all qualification tests. The specifications in this data sheet are intended to be final but are subject to change. Please check the Everspin web site www.everspin.com for the latest information on product status. Everspin Technologies (c) 2011 11 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 5. MECHANICAL DRAWING Figure 5.1 TSOP2 1. 2. 3. 4. Everspin Technologies Print Version Not To Scale Dimensions and tolerances per ASME Y14.5M - 1994. Dimensions in Millimeters. Dimensions do not include mold protrusion. Dimension does not include DAM bar protrusions. DAM Bar protrusion shall not cause the lead width to exceed 0.58. (c) 2011 12 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B Mechanical Drawings Figure 5.2 FBGA BOTTOM VIEW TOP VIEW (DATUM B) PIN A1 INDEX PIN A1 INDEX 6 5 4 3 2 1 A (DATUM A) B C D E F G H SEATING PLANE SOLDER BALL DIAMETER REFERS TO POST REFLOW CONDITION. THE PRE-REFLOW DIAMETER IS o 0.35mm Ref Min Nominal Max A 1.19 1.27 1.35 A1 0.22 0.27 0.32 b D E D1 E1 DE SE e 0.31 0.36 0.41 Ref aaa bbb ddd eee fff Tolerance of, from and position Print Version Not To Scale 1. 2. 3. 10.00 BSC 10.00 BSC 4. 5.25 BSC 5. 3.75 BSC 0.375 BSC 6. 0.375 BSC Dimensions in Millimeters. The `e' represents the basic solder ball grid pitch. `b' is measurable at the maximum solder ball diameter in a plane parallel to datum C. Dimension `ccc' is measured parallel to primary datum C. Primary datum C (seating plane) is defined by the crowns of the solder balls. Package dimensions refer to JEDEC MO-205 Rev. G. 0.75 BSC Everspin Technologies 0.10 0.10 0.12 0.15 0.08 (c) 2011 13 Document Number: MR4A08B Rev. 5, 9/2011 MR4A08B 6. REVISION HISTORY Revision Date Description of Change 1 2 May 29, 2009 Establish Speed and Power Specifications July 27, 2009 Increase BGA Package to 11 mm x 11 mm 3 May 5, 2010 4 5 Aug 10, 2011 Max. magnetic field during write (Hmax_write ) increased to 8000 A/m. Sep 14, 2011 Added AEC-Q100- Grade 1 qualification. Changed speed marking and timing specs to 35 ns part. Changed BGA package to 10 mm x 10mm How to Reach Us: Home Page: www.everspin.com E-Mail: support@everspin.com orders@everspin.com sales@everspin.com USA/Canada/South and Central America Everspin Technologies 1347 N. Alma School Road, Suite 220 Chandler, Arizona 85224 +1-877-347-MRAM (6726) +1-480-347-1111 Europe, Middle East and Africa support.europe@everspin.com Japan support.japan@everspin.com Asia Pacific support.asia@everspin.com Information in this document is provided solely to enable system and software implementers to use Everspin Technologies products. There are no express or implied licenses granted hereunder to design or fabricate any integrated circuit or circuits based on the information in this document. Everspin Technologies reserves the right to make changes without further notice to any products herein. Everspin makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Everspin Technologies assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters, which may be provided in Everspin Technologies data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters including "Typicals" must be validated for each customer application by customer's technical experts. Everspin Technologies does not convey any license under its patent rights nor the rights of others. Everspin Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Everspin Technologies product could create a situation where personal injury or death may occur. Should Buyer purchase or use Everspin Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and hold Everspin Technologies and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Everspin Technologies was negligent regarding the design or manufacture of the part. EverspinTM and the Everspin logo are trademarks of Everspin Technologies, Inc. All other product or service names are the property of their respective owners. MR4A08B, Revision 4, 9/2011 Document Control Number: MR4A08B_Datasheet_EST356_Rev4 Everspin Technologies (c) 2011 14 Document Number: MR4A08B Rev. 5, 9/2011