Mic MxX26C1000A 1M-BIT [128K x 8] CMOS MULTIPLE-TIME-PROGRAMMABLE-EPROM FEATURES * 128K x 8 organization +5V operating power supply *+12.75V prograni/erase voltage * Electric erase instead of UV light erase * Fast access time: 70/90/100/120/150 ns * Totally static operation * Completely TTL compatible GENERAL DESCRIPTION The MX26C1000A is-a 12.75V/5V, 1M-bit MTP EPROM (Muitiple Time Programmable Read Only Memory). It is organized as 128K words by 8 bits per word, operates from a + 5 volt supply, has a static standby mode, and features fast address location programming. It is designed to be reprogrammed and erased by an EPROM programmer or on-board. Ail programming/erasing signals are TTL levels, requiring a PIN CONFIGURATIONS PDIP/SOP PLCC ao o a2 QO/3 VPP i VOC < zz Sig 2 A16 PGM ! ! AIS NG 32 Ai2 2 }2 ata ar Ata A? AIS AG A13 AG Ss Ag AS Ag Ag , AS 2 Ad i Ag A4 5 A : A3 OE AS MX26C1000A Dan A a2 zs Ato Az OE Are = cE Al Alo AO: OF ao 06 AO "CE ar 1 05 co a7 Q2 i Q4 GND a3 538266568 6 TSOP AZ | 17 16 A4 A2 18 15 AS At 19 14 AG AO 20 13 a7 Qo >] ai 12 Al2 air} 22 W Ais a2 | 23 10 At6 GND 24 MX261000A 9 VPP Q3 4} 28 8 vec a4 | 268 7 4.5 PGM as ij 27 6 NC ae: | 28 5 AI4 a7 29 4 A138 CE 30 OC 3 Ag Ato 31 21" ag OE 32 1 foo at * Operating current: 30mA * Standby current: 100uA * 100 minimum erase/program cycles * Package type: - 32 pin PDIP - 32 pin SOP - 32 pin PLCC - 32 pin TSOP(| single pulse. The MX26C1000A supports an intelligent quick pulse programming algorithm which can result ina programming time of less than 30 seconds. This MTP EPROM is packaged in industry standard 32 pin dual-in-line packages, 32 pinPLCC packages or 32 pin TSOP packages and 32 pin SOP packages. BLOCK DIAGRAM CE ce ey ' ! CONTROL = OUTPUT 0-07 dE =i LOGIC BUFFERS - | 4 poses r. wet ey ~ | YDecopeR | - =! SELECT ~ AQ~A16 : ADDRESS | mer INPUTS : X-DECODER s | CELL ' fo y MAXTRIX } vec VPP GND ' PIN DESCRIPTION SYMBOL PIN NAME AO~A16 Address Input Q0~-Q7 Data Input/Output CE Chip Enable Input OE Output Enable Input VPP Program Supply Voltage NC No Internal Connection Vcc Power Supply Pin (+5V) GNO Ground Pin P/N: PM0464_ Patent#: US#5,526,307 66-1 REV.1.5, FEB 10, 1998FUNCTIONAL DESCRIPTION When the MX26C1000A is delivered, or it is erased, the chip has all 1000K bits in the "ONE", or HIGH state. "ZEROs" are loaded into the MX26C1000 through the procedure of programming. PROGRAMMING MODE PROGRAMMING ALGORITHM The MX26C1000A is programmed by an EPROM programmer or on-board. The device is set up in the programming mode when the programming voltage VPP = 12.75V is applied, with VCC = 5 V and PGM = VIH (Algorithm shown in Figure 1). Programming is achieved by applying a single TTL low level 25us pulse to the PGM input after addresses and data lines are stable. If the data is not verified, additional pulses are applied for a maximum of 20 pulses. After the data is verified, one 25us pulse is applied to overprogram the byte so that program margin is assured. This process is repeated while sequencing through each address of the device. When programming is completed, the data at all the address is verified at VCC = VPP = 5V + 10%. The VCC supply of the MXIC On-Board Programming Algorithm is designed to be 5V + 10% particularly to faciliate the programming operation under the on-board application environment. Butitcan also be implemented in an industrial-standard EPROM programmer. COMPATIBILITY WITH MX27C1000 FAST PROGRAMMING ALGORITHM Besides the On-Board Programming Algorithm, the Fast Programming Algorithm of MX27C1000 also applies to MX26C1000A. MXIC Fast Algorithm is the conventional EPROM programming algorithm and is available in industrial-standard EPROM programmers. A user of industrial-standard EPROM programmer can choose either of the algorithms base on his preference. The device is set up in the fast programming mode when the programming voltage VPP = 12.75V is applted, with VCC = 6.25V and PGM = ViL(or OE = VIH)(Algorithm is shown in Figure 2). The programming is achieved by applying a single TTL low level 25~100us pulse is applied for a maximum of 25 pulses. This process is repeated while sequencing through each address of the device. When the programming mode is completed, the data in all address is verified at VCC = VPP = 5V + 10%. MxX26C1000A ERASE MODE The MX26C1000A is erased by an EPROM programmer or in-system. The device is set up in erase mode when the AQ = VPP = 12.75V are applied, with VCC = 5V and PGM = VIL.(Algorithm shown in Figure 3). Erase time is around tsec. If the erase is not verified, an additional erase processes will be repeated for a maximum of 200 times. : PROGRAM INHIBIT MODE Programming of multiple MX26C 1000s in parallet with different data is also easily accomplished by using the Program inhibit Mode. Except for CE and OE, all like inputs of the parallel MX26C1000 may be common. A TTL low-level program pulse applied to an MX26C1000A CE input with VPP = 12.75 + 0.25 V and PGM LOW will program that MX26C 1000A. .A high- level CE input inhibits the other MX26C 1000A from being programmed. PROGRAM VERIFY MODE Verification should be performed on the programmed bits to determine that they were correctly programmed. Verification should be performed with OE and GE, at VIL, PGM at VIH, and VPP at its programming voltage. ERASE VERIFY MODE Verification should be performed on the erased chip to determine that the whole chip(all bits) was correctly erased. Verification should be performed with OE and CE at VIL, PGM at VIH, and VCC = 5V, VPP = 12.5V AUTO IDENTIFY MODE The auto identify mode allows the reading out of a binary code from an MTP that will identify its manufacturer and device type. This mode is intended for use by the programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25C + 5C ambient temperature range that is required when programming the MX26C 1000A. To activate this mode, the programming equipment must force 12.75V an address line AQ of the device. Two identifier bytes may then be sequenced from the device P/N: PMO454_ Patent#: US#5,526,307 REV.1.5, FEB 10, 1998Mic. outputs by toggling address line AO from VIL to VIH. All other address lines must be held at VIL during auto identify mode. Byte 0 ( AO = VIL) represents the manufacturer code, and byte 1 (AO = VIH), the device identifier code. For the MX26C1000A, these two identifier bytes are given in the Mode Select Table. All identifiers for the manufacturer and device codes will possess odd parity, with the MSB (DQ7) defined as the parity bit. READ MODE The MX26C1000A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tCE). Data is available at the outputs tOE after the falling edge of OE, assuming that CE has been LOW and addresses have been stabie for at least tACC - tOE. STANDBY MODE The MX26C1000A has a GMOS standby mode which reduces the maximum VCC current to 100 UA. It is placed in CMOS standby when CE is at VCC + 0.3 V. The MX26C1000A also has a TTL-standby mode which reduces the maximum VCC current to 1.5 mA. It is placed in TTL-standby when CE is at VIH. When in standby mode, the outputs are in a high-impedance state, independent of the OE input. TWO-LINE OUTPUT CONTROL FUNCTION To accommodate multiple memory connections, a two- line control function is provided to allow for: 1. Low memory power dissipation, 2. Assurance that output bus contention will not occur. It is recommended that CE be decoded and used as the primary device-selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output MX26C4000A pins are only active when data is desired from a particular memory device. SYSTEM CONSIDERATIONS During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. Ata minimum, a0.1 uF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between VCC and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7 UF bulk electrolytic capacitor should be used between VCC and GND for each of the eight devices. The location of the capacitor should be close to where the power supply is connected to the array. P/N: PM0454 Patent#: US#5,526,307 REV.1.5, FEB 10, 1998M=Ii a MxX26C1000A MODE SELECT TABLE PINS MODE CE OE PGM AO AQ VPP OUTPUTS Read VIL. VIL x xX vec DOUT Output Disable VIL VIH x Xx voc High Z Standby (TTL) VIH x x xX vec High Z Standby (CMOS) Vcc x x x vcc High Z Program VIL VIH VIL X x VPP DIN Program Verify VIL Vit VIH xX x VPP DOUT Erase Vit VIH VIL Xx VPP VPP HIGH Z Erase Verify VIL VIL. VIH x X VPP DOUT Program Inhibit VIH x x x VPP High Z Manufacturer Code VIL VIL x VIL VH voc C2H Device Code(26C1000) = VIL ViL Xx VIH VH vcc DeH NOTES: 1. VH = 12.0V +05V 3. A1-A8 =ATO-A16 = VIL{For auto select) 2. X = Either VIH or VIL{For auto select) 4. See DC Programming Characteristics for VPP voltage during programming. FIGURE 1. PROGRAMMING FLOW CHART , ADDRESS = FIRST LOCATION vCC =5V VPP a 12.75V INTERACTIVE SECTION VERIFY SECTION DEVICE FAILED P/N: PMO454_ Patent#: US#5,526,307 REV. 1.5, FEB 10, 1998MxX26C1000A FIGURE 2. COMPATIBILITY WITH MX27C1000 FAST PROGRAMMING FLOW CHART ADDRESS = FIRST LOCATION VCC = 6.25V VPP = 12.75V INTERACTIVE SECTION VERIFY SECTION INCREMENT ADDRESS PASS LAST ADDRESS FAIL YES VCC = VPP = 5.25V VERIFY ALL BYTES DEVICE FAILED 2 PASS DEVICE PASSED PIN: PM0454_ Patent: US#5,526,307 REV.1.5, FEB10, 1998 66-5NM=Iic MxX26C1000A FIGURE 3. ERASING MODE FLOW CHART PROGRAM ALL 0 Y AQ = 12.75V VCC = 5V VPP = 12.75V t CHIP ERASE (0.5s) i AQ = VIL or VIH VCC =5V VPP = 12.75V | All Bits Verity FAIL INCREMENT X | = PASS 1 CHIP ERASE (0.58) ' DEVICE PASSED NO YES Y DEVICE FAILED P/N: PMO454_ Patent#: US#5,526,307 REV.1.5, FEB 10, 1998MIG . MxX26C1000A SWITCHING TEST CIRCUITS DEVICE a 1.8K ohm Wo UNDER A9=VPP. Erase flow chart revised. M=Ic MxX26C 1000A Revision History Revision # Description Date 11 Eraseing mode flow chart: Chip erase(5s)---> (1s). 4/10/1997 Programming waveforms: CE changed. 1.2 MTP ROM----> MTP EPROM 5/30/1997 Chip erase(1s)---->0.5s. X = 60?--->200? Switching Test Waveforms revise. tEW Erase Pulse Width 1 sec---> 0.5sec Programming/erase waveforms modifiction. VPP: from 12.0~13V to 12.5~13V. 1.3 Erase Verify Time: 60---->200. 7/25/1997 1.4 Change Part Name: 26C1000 ---> 26C1000A 11/05/1997 1.5 Change tPW:Min. 95us --> Min. 20us 2/10/1998 P/N: PM0454_ Patent: US#5,526,307 66-13 REV.1.5, FEB 10, 1998